summaryrefslogtreecommitdiff
path: root/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/stats.txt
blob: 31402aa9ff57a2ac72e0a02723b50619325237fc (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877

---------- Begin Simulation Statistics ----------
sim_seconds                                  2.829113                       # Number of seconds simulated
sim_ticks                                2829112944500                       # Number of ticks simulated
final_tick                               2829112944500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 178657                       # Simulator instruction rate (inst/s)
host_op_rate                                   216701                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                             4466095842                       # Simulator tick rate (ticks/s)
host_mem_usage                                 588180                       # Number of bytes of host memory used
host_seconds                                   633.46                       # Real time elapsed on the host
sim_insts                                   113173049                       # Number of instructions simulated
sim_ops                                     137272583                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.physmem.bytes_read::cpu.dtb.walker          896                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.itb.walker          448                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.inst           1316512                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data           9473064                       # Number of bytes read from this memory
system.physmem.bytes_read::realview.ide           960                       # Number of bytes read from this memory
system.physmem.bytes_read::total             10791880                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst      1316512                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total         1316512                       # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks      8091648                       # Number of bytes written to this memory
system.physmem.bytes_written::cpu.data          17524                       # Number of bytes written to this memory
system.physmem.bytes_written::total           8109172                       # Number of bytes written to this memory
system.physmem.num_reads::cpu.dtb.walker           14                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.itb.walker            7                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.inst              22822                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data             148537                       # Number of read requests responded to by this memory
system.physmem.num_reads::realview.ide             15                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                171395                       # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks          126432                       # Number of write requests responded to by this memory
system.physmem.num_writes::cpu.data              4381                       # Number of write requests responded to by this memory
system.physmem.num_writes::total               130813                       # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.dtb.walker            317                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.itb.walker            158                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.inst               465344                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data              3348422                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::realview.ide              339                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total                 3814581                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst          465344                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total             465344                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks           2860136                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::cpu.data                6194                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::total                2866330                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total::writebacks           2860136                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.dtb.walker           317                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.itb.walker           158                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst              465344                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data             3354616                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::realview.ide             339                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total                6680911                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                        171396                       # Number of read requests accepted
system.physmem.writeReqs                       130813                       # Number of write requests accepted
system.physmem.readBursts                      171396                       # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts                     130813                       # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM                 10959744                       # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ                      9536                       # Total number of bytes read from write queue
system.physmem.bytesWritten                   8121728                       # Total number of bytes written to DRAM
system.physmem.bytesReadSys                  10791944                       # Total read bytes from the system interface side
system.physmem.bytesWrittenSys                8109172                       # Total written bytes from the system interface side
system.physmem.servicedByWrQ                      149                       # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts                    3888                       # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0               10680                       # Per bank write bursts
system.physmem.perBankRdBursts::1               10044                       # Per bank write bursts
system.physmem.perBankRdBursts::2               10837                       # Per bank write bursts
system.physmem.perBankRdBursts::3               10904                       # Per bank write bursts
system.physmem.perBankRdBursts::4               13724                       # Per bank write bursts
system.physmem.perBankRdBursts::5               10680                       # Per bank write bursts
system.physmem.perBankRdBursts::6               11438                       # Per bank write bursts
system.physmem.perBankRdBursts::7               11401                       # Per bank write bursts
system.physmem.perBankRdBursts::8               10103                       # Per bank write bursts
system.physmem.perBankRdBursts::9               10404                       # Per bank write bursts
system.physmem.perBankRdBursts::10              10359                       # Per bank write bursts
system.physmem.perBankRdBursts::11               9493                       # Per bank write bursts
system.physmem.perBankRdBursts::12              10229                       # Per bank write bursts
system.physmem.perBankRdBursts::13              11052                       # Per bank write bursts
system.physmem.perBankRdBursts::14              10015                       # Per bank write bursts
system.physmem.perBankRdBursts::15               9883                       # Per bank write bursts
system.physmem.perBankWrBursts::0                8063                       # Per bank write bursts
system.physmem.perBankWrBursts::1                7694                       # Per bank write bursts
system.physmem.perBankWrBursts::2                8368                       # Per bank write bursts
system.physmem.perBankWrBursts::3                8157                       # Per bank write bursts
system.physmem.perBankWrBursts::4                8127                       # Per bank write bursts
system.physmem.perBankWrBursts::5                8035                       # Per bank write bursts
system.physmem.perBankWrBursts::6                8542                       # Per bank write bursts
system.physmem.perBankWrBursts::7                8476                       # Per bank write bursts
system.physmem.perBankWrBursts::8                7684                       # Per bank write bursts
system.physmem.perBankWrBursts::9                7982                       # Per bank write bursts
system.physmem.perBankWrBursts::10               7772                       # Per bank write bursts
system.physmem.perBankWrBursts::11               7097                       # Per bank write bursts
system.physmem.perBankWrBursts::12               7777                       # Per bank write bursts
system.physmem.perBankWrBursts::13               8429                       # Per bank write bursts
system.physmem.perBankWrBursts::14               7462                       # Per bank write bursts
system.physmem.perBankWrBursts::15               7237                       # Per bank write bursts
system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
system.physmem.numWrRetry                          78                       # Number of times write queue was full causing retry
system.physmem.totGap                    2829112709500                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
system.physmem.readPktSize::2                     542                       # Read request sizes (log2)
system.physmem.readPktSize::3                      14                       # Read request sizes (log2)
system.physmem.readPktSize::4                    3002                       # Read request sizes (log2)
system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
system.physmem.readPktSize::6                  167838                       # Read request sizes (log2)
system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
system.physmem.writePktSize::2                   4381                       # Write request sizes (log2)
system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
system.physmem.writePktSize::6                 126432                       # Write request sizes (log2)
system.physmem.rdQLenPdf::0                    150032                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                     14994                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                      5338                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                       866                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                         7                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                     1809                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                     2587                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                     5567                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                     6032                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                     6526                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                     6397                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                     6800                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                     7150                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                     7716                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                     7672                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                     8616                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                     9083                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                     7704                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                     7368                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                     7357                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                     7214                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                     6760                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                     6858                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33                      546                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34                      532                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35                      455                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36                      387                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37                      299                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38                      279                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39                      274                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40                      291                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41                      258                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42                      257                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43                      253                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44                      314                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45                      246                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46                      250                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47                      238                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48                      148                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49                      199                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50                      224                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51                      155                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52                      202                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53                      167                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54                      201                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55                      208                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56                      168                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57                      163                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58                      125                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59                      201                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60                      184                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61                      169                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62                       94                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63                      207                       # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples        61260                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean      311.483382                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean     183.687105                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev     329.840241                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127          22553     36.82%     36.82% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255        14650     23.91%     60.73% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383         6334     10.34%     71.07% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511         3752      6.12%     77.19% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639         2675      4.37%     81.56% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767         1648      2.69%     84.25% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895         1058      1.73%     85.98% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023         1036      1.69%     87.67% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151         7554     12.33%    100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total          61260                       # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples          6323                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::mean        27.072592                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::stdev      535.871052                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::0-2047           6321     99.97%     99.97% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::2048-4095            1      0.02%     99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::40960-43007            1      0.02%    100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total            6323                       # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples          6323                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::mean        20.069904                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::gmean       18.255220                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::stdev       14.875839                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::16-19            5596     88.50%     88.50% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::20-23              82      1.30%     89.80% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::24-27              53      0.84%     90.64% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::28-31              37      0.59%     91.22% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::32-35             252      3.99%     95.21% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::36-39              36      0.57%     95.78% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::40-43               9      0.14%     95.92% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::44-47              12      0.19%     96.11% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::48-51               7      0.11%     96.22% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::52-55               4      0.06%     96.28% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::56-59               6      0.09%     96.38% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::60-63               6      0.09%     96.47% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::64-67             139      2.20%     98.67% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::68-71              10      0.16%     98.83% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::72-75               5      0.08%     98.91% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::76-79               3      0.05%     98.96% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::80-83               3      0.05%     99.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::92-95               2      0.03%     99.04% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::96-99               3      0.05%     99.08% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::100-103             1      0.02%     99.10% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::104-107             1      0.02%     99.11% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::108-111            12      0.19%     99.30% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::112-115             4      0.06%     99.37% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::128-131            15      0.24%     99.60% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::132-135             4      0.06%     99.67% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::136-139             1      0.02%     99.68% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::140-143             3      0.05%     99.73% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::144-147             1      0.02%     99.75% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::152-155             1      0.02%     99.76% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::156-159             2      0.03%     99.79% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::160-163             1      0.02%     99.81% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::172-175             1      0.02%     99.83% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::176-179             1      0.02%     99.84% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::180-183             1      0.02%     99.86% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::184-187             1      0.02%     99.87% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::188-191             1      0.02%     99.89% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::192-195             4      0.06%     99.95% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::196-199             1      0.02%     99.97% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::200-203             2      0.03%    100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total            6323                       # Writes before turning the bus around for reads
system.physmem.totQLat                     4766161750                       # Total ticks spent queuing
system.physmem.totMemAccLat                7977024250                       # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat                    856230000                       # Total ticks spent in databus transfers
system.physmem.avgQLat                       27832.09                       # Average queueing delay per DRAM burst
system.physmem.avgBusLat                      4999.97                       # Average bus latency per DRAM burst
system.physmem.avgMemAccLat                  46581.98                       # Average memory access latency per DRAM burst
system.physmem.avgRdBW                           3.87                       # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW                           2.87                       # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys                        3.81                       # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys                        2.87                       # Average system write bandwidth in MiByte/s
system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil                           0.05                       # Data bus utilization in percentage
system.physmem.busUtilRead                       0.03                       # Data bus utilization in percentage for reads
system.physmem.busUtilWrite                      0.02                       # Data bus utilization in percentage for writes
system.physmem.avgRdQLen                         1.02                       # Average read queue length when enqueuing
system.physmem.avgWrQLen                        22.57                       # Average write queue length when enqueuing
system.physmem.readRowHits                     141751                       # Number of row buffer hits during reads
system.physmem.writeRowHits                     95137                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   82.78                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                  74.96                       # Row buffer hit rate for writes
system.physmem.avgGap                      9361444.26                       # Average gap between requests
system.physmem.pageHitRate                      79.45                       # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy                  229201140                       # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy                  121823295                       # Energy for precharge commands per rank (pJ)
system.physmem_0.readEnergy                 640515120                       # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy                341711640                       # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy           5262547680.000001                       # Energy for refresh commands per rank (pJ)
system.physmem_0.actBackEnergy             4339877970                       # Energy for active background per rank (pJ)
system.physmem_0.preBackEnergy              323354400                       # Energy for precharge background per rank (pJ)
system.physmem_0.actPowerDownEnergy       10814226390                       # Energy for active power-down per rank (pJ)
system.physmem_0.prePowerDownEnergy        7334392800                       # Energy for precharge power-down per rank (pJ)
system.physmem_0.selfRefreshEnergy       667253476395                       # Energy for self refresh per rank (pJ)
system.physmem_0.totalEnergy             696663805260                       # Total energy per rank (pJ)
system.physmem_0.averagePower              246.248141                       # Core power per rank (mW)
system.physmem_0.totalIdleTime           2818581671250                       # Total Idle time Per DRAM Rank
system.physmem_0.memoryStateTime::IDLE      598120000                       # Time in different power states
system.physmem_0.memoryStateTime::REF      2237496000                       # Time in different power states
system.physmem_0.memoryStateTime::SREF   2775932271000                       # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN  19100075750                       # Time in different power states
system.physmem_0.memoryStateTime::ACT      7529604250                       # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN  23715377500                       # Time in different power states
system.physmem_1.actEnergy                  208195260                       # Energy for activate commands per rank (pJ)
system.physmem_1.preEnergy                  110658405                       # Energy for precharge commands per rank (pJ)
system.physmem_1.readEnergy                 582181320                       # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy                320716800                       # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy           5105199840.000001                       # Energy for refresh commands per rank (pJ)
system.physmem_1.actBackEnergy             4092887280                       # Energy for active background per rank (pJ)
system.physmem_1.preBackEnergy              324388800                       # Energy for precharge background per rank (pJ)
system.physmem_1.actPowerDownEnergy       10096669920                       # Energy for active power-down per rank (pJ)
system.physmem_1.prePowerDownEnergy        7288782240                       # Energy for precharge power-down per rank (pJ)
system.physmem_1.selfRefreshEnergy       667807505910                       # Energy for self refresh per rank (pJ)
system.physmem_1.totalEnergy             695939317005                       # Total energy per rank (pJ)
system.physmem_1.averagePower              245.992058                       # Core power per rank (mW)
system.physmem_1.totalIdleTime           2819287837500                       # Total Idle time Per DRAM Rank
system.physmem_1.memoryStateTime::IDLE      611681500                       # Time in different power states
system.physmem_1.memoryStateTime::REF      2171134000                       # Time in different power states
system.physmem_1.memoryStateTime::SREF   2778164795750                       # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN  18981177000                       # Time in different power states
system.physmem_1.memoryStateTime::ACT      7042291500                       # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN  22141864750                       # Time in different power states
system.realview.nvmem.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.nvmem.bytes_read::cpu.inst          112                       # Number of bytes read from this memory
system.realview.nvmem.bytes_read::total           112                       # Number of bytes read from this memory
system.realview.nvmem.bytes_inst_read::cpu.inst          112                       # Number of instructions bytes read from this memory
system.realview.nvmem.bytes_inst_read::total          112                       # Number of instructions bytes read from this memory
system.realview.nvmem.num_reads::cpu.inst            7                       # Number of read requests responded to by this memory
system.realview.nvmem.num_reads::total              7                       # Number of read requests responded to by this memory
system.realview.nvmem.bw_read::cpu.inst            40                       # Total read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_read::total               40                       # Total read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_inst_read::cpu.inst           40                       # Instruction read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_inst_read::total           40                       # Instruction read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_total::cpu.inst           40                       # Total bandwidth to/from this memory (bytes/s)
system.realview.nvmem.bw_total::total              40                       # Total bandwidth to/from this memory (bytes/s)
system.realview.vram.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.bridge.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cf0.dma_read_full_pages                      0                       # Number of full page size DMA reads (not PRD).
system.cf0.dma_read_bytes                        1024                       # Number of bytes transfered via DMA reads (not PRD).
system.cf0.dma_read_txs                             1                       # Number of DMA read transactions (not PRD).
system.cf0.dma_write_full_pages                   540                       # Number of full page size DMA writes.
system.cf0.dma_write_bytes                    2318336                       # Number of bytes transfered via DMA writes.
system.cf0.dma_write_txs                          631                       # Number of DMA write transactions.
system.cpu.branchPred.lookups                46887151                       # Number of BP lookups
system.cpu.branchPred.condPredicted          24003532                       # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect           1173792                       # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups             29506695                       # Number of BTB lookups
system.cpu.branchPred.BTBHits                13539046                       # Number of BTB hits
system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct             45.884658                       # BTB Hit Percentage
system.cpu.branchPred.usedRAS                11754270                       # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect              34776                       # Number of incorrect RAS predictions.
system.cpu.branchPred.indirectLookups         7941183                       # Number of indirect predictor lookups.
system.cpu.branchPred.indirectHits            7796256                       # Number of indirect target hits.
system.cpu.branchPred.indirectMisses           144927                       # Number of indirect misses.
system.cpu.branchPredindirectMispredicted        60295                       # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.dstage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
system.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.dtb.walker.walks                     71256                       # Table walker walks requested
system.cpu.dtb.walker.walksShort                71256                       # Table walker walks initiated with short descriptors
system.cpu.dtb.walker.walksShortTerminationLevel::Level1        29049                       # Level at which table walker walks with short descriptors terminate
system.cpu.dtb.walker.walksShortTerminationLevel::Level2        23358                       # Level at which table walker walks with short descriptors terminate
system.cpu.dtb.walker.walksSquashedBefore        18849                       # Table walks squashed before starting
system.cpu.dtb.walker.walkWaitTime::samples        52407                       # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::mean   389.146488                       # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::stdev  2289.126746                       # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::0-4095        50564     96.48%     96.48% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::4096-8191          708      1.35%     97.83% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::8192-12287          582      1.11%     98.94% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::12288-16383          319      0.61%     99.55% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::16384-20479           67      0.13%     99.68% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::20480-24575          114      0.22%     99.90% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::24576-28671           32      0.06%     99.96% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::28672-32767            3      0.01%     99.97% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::32768-36863            3      0.01%     99.97% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::36864-40959            4      0.01%     99.98% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::40960-45055            3      0.01%     99.98% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::45056-49151            7      0.01%    100.00% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::49152-53247            1      0.00%    100.00% # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkWaitTime::total        52407                       # Table walker wait (enqueue to first request) latency
system.cpu.dtb.walker.walkCompletionTime::samples        16824                       # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::mean  9444.513790                       # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::gmean  7664.409790                       # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::stdev  6506.438101                       # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::0-8191         8278     49.20%     49.20% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::8192-16383         6918     41.12%     90.32% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::16384-24575         1373      8.16%     98.48% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::24576-32767          165      0.98%     99.47% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::32768-40959           22      0.13%     99.60% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::40960-49151           59      0.35%     99.95% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::49152-57343            1      0.01%     99.95% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::57344-65535            1      0.01%     99.96% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::65536-73727            1      0.01%     99.96% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::90112-98303            1      0.01%     99.97% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::98304-106495            4      0.02%     99.99% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::114688-122879            1      0.01%    100.00% # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walkCompletionTime::total        16824                       # Table walker service (enqueue to completion) latency
system.cpu.dtb.walker.walksPending::samples 118987489224                       # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::mean     0.630928                       # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::stdev     0.488775                       # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::0-1  118941247224     99.96%     99.96% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::2-3      32120500      0.03%     99.99% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::4-5       6765500      0.01%     99.99% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::6-7       4407000      0.00%    100.00% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::8-9        968000      0.00%    100.00% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::10-11       470000      0.00%    100.00% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::12-13      1161500      0.00%    100.00% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::14-15       338000      0.00%    100.00% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::16-17        11500      0.00%    100.00% # Table walker pending requests distribution
system.cpu.dtb.walker.walksPending::total 118987489224                       # Table walker pending requests distribution
system.cpu.dtb.walker.walkPageSizes::4K          6321     82.34%     82.34% # Table walker page sizes translated
system.cpu.dtb.walker.walkPageSizes::1M          1356     17.66%    100.00% # Table walker page sizes translated
system.cpu.dtb.walker.walkPageSizes::total         7677                       # Table walker page sizes translated
system.cpu.dtb.walker.walkRequestOrigin_Requested::Data        71256                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::total        71256                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::Data         7677                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::total         7677                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin::total        78933                       # Table walker requests started/completed, data/inst
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.read_hits                     25423703                       # DTB read hits
system.cpu.dtb.read_misses                      61573                       # DTB read misses
system.cpu.dtb.write_hits                    19869711                       # DTB write hits
system.cpu.dtb.write_misses                      9683                       # DTB write misses
system.cpu.dtb.flush_tlb                           64                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva                      917                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_entries                     4259                       # Number of entries that have been flushed from TLB
system.cpu.dtb.align_faults                       365                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.prefetch_faults                   2214                       # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.perms_faults                      1309                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.read_accesses                 25485276                       # DTB read accesses
system.cpu.dtb.write_accesses                19879394                       # DTB write accesses
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.hits                          45293414                       # DTB hits
system.cpu.dtb.misses                           71256                       # DTB misses
system.cpu.dtb.accesses                      45364670                       # DTB accesses
system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.istage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
system.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.itb.walker.walks                     12694                       # Table walker walks requested
system.cpu.itb.walker.walksShort                12694                       # Table walker walks initiated with short descriptors
system.cpu.itb.walker.walksShortTerminationLevel::Level1         3385                       # Level at which table walker walks with short descriptors terminate
system.cpu.itb.walker.walksShortTerminationLevel::Level2         7744                       # Level at which table walker walks with short descriptors terminate
system.cpu.itb.walker.walksSquashedBefore         1565                       # Table walks squashed before starting
system.cpu.itb.walker.walkWaitTime::samples        11129                       # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::mean   587.519094                       # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::stdev  2554.039533                       # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::0-4095        10635     95.56%     95.56% # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::4096-8191          121      1.09%     96.65% # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::8192-12287          223      2.00%     98.65% # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::12288-16383          105      0.94%     99.60% # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::16384-20479           19      0.17%     99.77% # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::20480-24575           20      0.18%     99.95% # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::28672-32767            4      0.04%     99.98% # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::40960-45055            2      0.02%    100.00% # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkWaitTime::total        11129                       # Table walker wait (enqueue to first request) latency
system.cpu.itb.walker.walkCompletionTime::samples         4883                       # Table walker service (enqueue to completion) latency
system.cpu.itb.walker.walkCompletionTime::mean  9054.884292                       # Table walker service (enqueue to completion) latency
system.cpu.itb.walker.walkCompletionTime::gmean  7027.204830                       # Table walker service (enqueue to completion) latency
system.cpu.itb.walker.walkCompletionTime::stdev 11165.478993                       # Table walker service (enqueue to completion) latency
system.cpu.itb.walker.walkCompletionTime::0-65535         4881     99.96%     99.96% # Table walker service (enqueue to completion) latency
system.cpu.itb.walker.walkCompletionTime::65536-131071            1      0.02%     99.98% # Table walker service (enqueue to completion) latency
system.cpu.itb.walker.walkCompletionTime::589824-655359            1      0.02%    100.00% # Table walker service (enqueue to completion) latency
system.cpu.itb.walker.walkCompletionTime::total         4883                       # Table walker service (enqueue to completion) latency
system.cpu.itb.walker.walksPending::samples  24497265712                       # Table walker pending requests distribution
system.cpu.itb.walker.walksPending::mean     0.701353                       # Table walker pending requests distribution
system.cpu.itb.walker.walksPending::stdev     0.457724                       # Table walker pending requests distribution
system.cpu.itb.walker.walksPending::0      7316690500     29.87%     29.87% # Table walker pending requests distribution
system.cpu.itb.walker.walksPending::1     17179912712     70.13%    100.00% # Table walker pending requests distribution
system.cpu.itb.walker.walksPending::2          662500      0.00%    100.00% # Table walker pending requests distribution
system.cpu.itb.walker.walksPending::total  24497265712                       # Table walker pending requests distribution
system.cpu.itb.walker.walkPageSizes::4K          2983     89.90%     89.90% # Table walker page sizes translated
system.cpu.itb.walker.walkPageSizes::1M           335     10.10%    100.00% # Table walker page sizes translated
system.cpu.itb.walker.walkPageSizes::total         3318                       # Table walker page sizes translated
system.cpu.itb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::Inst        12694                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::total        12694                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::Inst         3318                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::total         3318                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin::total        16012                       # Table walker requests started/completed, data/inst
system.cpu.itb.inst_hits                     65985862                       # ITB inst hits
system.cpu.itb.inst_misses                      12694                       # ITB inst misses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.flush_tlb                           64                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_mva                      917                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_entries                     3015                       # Number of entries that have been flushed from TLB
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.perms_faults                      2167                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.inst_accesses                 65998556                       # ITB inst accesses
system.cpu.itb.hits                          65985862                       # DTB hits
system.cpu.itb.misses                           12694                       # DTB misses
system.cpu.itb.accesses                      65998556                       # DTB accesses
system.cpu.numPwrStateTransitions                6076                       # Number of power state transitions
system.cpu.pwrStateClkGateDist::samples          3038                       # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::mean     887100825.703094                       # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::stdev    17420756349.556362                       # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::underflows         2966     97.63%     97.63% # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::1000-5e+10           66      2.17%     99.80% # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::1.5e+11-2e+11            1      0.03%     99.84% # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::2e+11-2.5e+11            1      0.03%     99.87% # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::2.5e+11-3e+11            1      0.03%     99.90% # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::4.5e+11-5e+11            3      0.10%    100.00% # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::min_value          501                       # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::max_value 499972215488                       # Distribution of time spent in the clock gated state
system.cpu.pwrStateClkGateDist::total            3038                       # Distribution of time spent in the clock gated state
system.cpu.pwrStateResidencyTicks::ON    134100636014                       # Cumulative time (in ticks) in various power states
system.cpu.pwrStateResidencyTicks::CLK_GATED 2695012308486                       # Cumulative time (in ticks) in various power states
system.cpu.numCycles                        268201326                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.fetch.icacheStallCycles          105037035                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                      183958233                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                    46887151                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches           33089572                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     151917777                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                 6065436                       # Number of cycles fetch has spent squashing
system.cpu.fetch.TlbCycles                     178887                       # Number of cycles fetch has spent waiting for tlb
system.cpu.fetch.MiscStallCycles                 8852                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles        338530                       # Number of stall cycles due to pending traps
system.cpu.fetch.PendingQuiesceStallCycles       869885                       # Number of stall cycles due to pending quiesce instructions
system.cpu.fetch.IcacheWaitRetryStallCycles          153                       # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines                  65984793                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes                962400                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.ItlbSquashes                    5953                       # Number of outstanding ITLB misses that were squashed
system.cpu.fetch.rateDist::samples          261383837                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              0.858435                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             1.227931                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                162469808     62.16%     62.16% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 29156945     11.15%     73.31% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 14047249      5.37%     78.69% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 55709835     21.31%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                3                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            261383837                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.174821                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        0.685896                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                 78154489                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles             112430645                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                  64386105                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles               3839531                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles                2573067                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved              3403885                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                467719                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts              157074107                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts               3510025                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles                2573067                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                 83905287                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                11250556                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles       76371084                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                  62477293                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles              24806550                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts              146503885                       # Number of instructions processed by rename
system.cpu.rename.SquashedInsts                915767                       # Number of squashed instructions processed by rename
system.cpu.rename.ROBFullEvents                476463                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents                  65809                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LQFullEvents                  19068                       # Number of times rename has blocked due to LQ full
system.cpu.rename.SQFullEvents               22053632                       # Number of times rename has blocked due to SQ full
system.cpu.rename.RenamedOperands           150297963                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups             677315873                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups        164027698                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups             11061                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps             141834071                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                  8463886                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts            2844043                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts        2648878                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                  13862484                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads             26350148                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores            21217553                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads           1695311                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores          2061783                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                  143296271                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded             2116715                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                 143117357                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued            261040                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined         8140399                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined     14276109                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved         121662                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples     261383837                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         0.547537                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        0.874444                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0           173081384     66.22%     66.22% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1            45405843     17.37%     83.59% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2            31801280     12.17%     95.76% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3            10272399      3.93%     99.69% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4              822898      0.31%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5                  33      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6                   0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7                   0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8                   0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            5                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total       261383837                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                 7335509     32.77%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                     32      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMultAcc                 0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMisc                    0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     32.77% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                5619374     25.11%     57.88% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite               9416245     42.07%     99.95% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemRead              2403      0.01%     99.96% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemWrite             8750      0.04%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass              2337      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu              95907816     67.01%     67.02% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult               114378      0.08%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMultAcc               0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMisc                  0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc           8550      0.01%     67.10% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.10% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.10% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.10% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead             26137714     18.26%     85.36% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite            20934166     14.63%     99.99% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemRead            2708      0.00%     99.99% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemWrite           9688      0.01%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total              143117357                       # Type of FU issued
system.cpu.iq.rate                           0.533619                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                    22382313                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.156391                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads          570225949                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes         153558624                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses    140063898                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads               35955                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes              13316                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses        11500                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses              165473779                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                   23554                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads           325086                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads      1430934                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses          704                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation        18603                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores       620075                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads        88534                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked          6404                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles                2573067                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                 1155549                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                418674                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts           145593643                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts                 0                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts              26350148                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts             21217553                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts            1093742                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                  17678                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                382838                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents          18603                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect         276771                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect       470806                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts               747577                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts             142219738                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts              25746846                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts            826473                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                        180657                       # number of nop insts executed
system.cpu.iew.exec_refs                     46578356                       # number of memory reference insts executed
system.cpu.iew.exec_branches                 26518178                       # Number of branches executed
system.cpu.iew.exec_stores                   20831510                       # Number of stores executed
system.cpu.iew.exec_rate                     0.530272                       # Inst execution rate
system.cpu.iew.wb_sent                      141851208                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                     140075398                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                  63278837                       # num instructions producing a value
system.cpu.iew.wb_consumers                  95827539                       # num instructions consuming a value
system.cpu.iew.wb_rate                       0.522277                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.660341                       # average fanout of values written-back
system.cpu.commit.commitSquashedInsts         7356149                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls         1995053                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts            714141                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples    258490005                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     0.531655                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     1.132637                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    184915208     71.54%     71.54% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1     43409459     16.79%     88.33% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2     15465173      5.98%     94.31% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3      4364887      1.69%     96.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4      6512039      2.52%     98.52% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5      1543037      0.60%     99.12% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6       797927      0.31%     99.43% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7       416081      0.16%     99.59% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8      1066194      0.41%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total    258490005                       # Number of insts commited each cycle
system.cpu.commit.committedInsts            113327954                       # Number of instructions committed
system.cpu.commit.committedOps              137427488                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                       45516692                       # Number of memory references committed
system.cpu.commit.loads                      24919214                       # Number of loads committed
system.cpu.commit.membars                      814556                       # Number of memory barriers committed
system.cpu.commit.branches                   26054279                       # Number of branches committed
system.cpu.commit.fp_insts                      11492                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                 120246700                       # Number of committed integer instructions.
system.cpu.commit.function_calls              4895002                       # Number of function calls committed.
system.cpu.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
system.cpu.commit.op_class_0::IntAlu         91789332     66.79%     66.79% # Class of committed instruction
system.cpu.commit.op_class_0::IntMult          112915      0.08%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::IntDiv                0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::FloatAdd              0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCmp              0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCvt              0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMult             0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMultAcc            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::FloatDiv              0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMisc             0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAdd               0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAlu               0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCmp               0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCvt               0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMisc              0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMult              0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShift             0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     66.87% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMisc         8549      0.01%     66.88% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     66.88% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     66.88% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     66.88% # Class of committed instruction
system.cpu.commit.op_class_0::MemRead        24916506     18.13%     85.01% # Class of committed instruction
system.cpu.commit.op_class_0::MemWrite       20588698     14.98%     99.99% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemRead         2708      0.00%     99.99% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemWrite         8780      0.01%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total         137427488                       # Class of committed instruction
system.cpu.commit.bw_lim_events               1066194                       # number cycles where commit BW limit reached
system.cpu.rob.rob_reads                    379949809                       # The number of ROB reads
system.cpu.rob.rob_writes                   292448043                       # The number of ROB writes
system.cpu.timesIdled                          895006                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                         6817489                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.quiesceCycles                   5390024564                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
system.cpu.committedInsts                   113173049                       # Number of Instructions Simulated
system.cpu.committedOps                     137272583                       # Number of Ops (including micro ops) Simulated
system.cpu.cpi                               2.369834                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         2.369834                       # CPI: Total CPI of All Threads
system.cpu.ipc                               0.421971                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         0.421971                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads                155600043                       # number of integer regfile reads
system.cpu.int_regfile_writes                88544133                       # number of integer regfile writes
system.cpu.fp_regfile_reads                      9688                       # number of floating regfile reads
system.cpu.fp_regfile_writes                     2716                       # number of floating regfile writes
system.cpu.cc_regfile_reads                 502437138                       # number of cc regfile reads
system.cpu.cc_regfile_writes                 53153343                       # number of cc regfile writes
system.cpu.misc_regfile_reads               452546223                       # number of misc regfile reads
system.cpu.misc_regfile_writes                1521066                       # number of misc regfile writes
system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.tags.replacements            835143                       # number of replacements
system.cpu.dcache.tags.tagsinuse           511.950856                       # Cycle average of tags in use
system.cpu.dcache.tags.total_refs            40081033                       # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs            835655                       # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs             47.963613                       # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle         291735500                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data   511.950856                       # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data     0.999904                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total     0.999904                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0          123                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1          360                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2           29                       # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses         179197279                       # Number of tag accesses
system.cpu.dcache.tags.data_accesses        179197279                       # Number of data accesses
system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.ReadReq_hits::cpu.data     23277440                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total        23277440                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data     15552456                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total       15552456                       # number of WriteReq hits
system.cpu.dcache.SoftPFReq_hits::cpu.data       346215                       # number of SoftPFReq hits
system.cpu.dcache.SoftPFReq_hits::total        346215                       # number of SoftPFReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data       441873                       # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total       441873                       # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data       460172                       # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total       460172                       # number of StoreCondReq hits
system.cpu.dcache.demand_hits::cpu.data      38829896                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total         38829896                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data     39176111                       # number of overall hits
system.cpu.dcache.overall_hits::total        39176111                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data       703989                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total        703989                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data      3604729                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total      3604729                       # number of WriteReq misses
system.cpu.dcache.SoftPFReq_misses::cpu.data       176925                       # number of SoftPFReq misses
system.cpu.dcache.SoftPFReq_misses::total       176925                       # number of SoftPFReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data        26598                       # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total        26598                       # number of LoadLockedReq misses
system.cpu.dcache.StoreCondReq_misses::cpu.data            4                       # number of StoreCondReq misses
system.cpu.dcache.StoreCondReq_misses::total            4                       # number of StoreCondReq misses
system.cpu.dcache.demand_misses::cpu.data      4308718                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total        4308718                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data      4485643                       # number of overall misses
system.cpu.dcache.overall_misses::total       4485643                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data  11027261000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total  11027261000                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data 167170360202                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total 167170360202                       # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data    370603000                       # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total    370603000                       # number of LoadLockedReq miss cycles
system.cpu.dcache.StoreCondReq_miss_latency::cpu.data       196000                       # number of StoreCondReq miss cycles
system.cpu.dcache.StoreCondReq_miss_latency::total       196000                       # number of StoreCondReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data 178197621202                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total 178197621202                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data 178197621202                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total 178197621202                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data     23981429                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total     23981429                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data     19157185                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total     19157185                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::cpu.data       523140                       # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::total       523140                       # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data       468471                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total       468471                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data       460176                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total       460176                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data     43138614                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total     43138614                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data     43661754                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total     43661754                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.029356                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.029356                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.188166                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.188166                       # miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::cpu.data     0.338198                       # miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::total     0.338198                       # miss rate for SoftPFReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.056776                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total     0.056776                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.StoreCondReq_miss_rate::cpu.data     0.000009                       # miss rate for StoreCondReq accesses
system.cpu.dcache.StoreCondReq_miss_rate::total     0.000009                       # miss rate for StoreCondReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.099881                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.099881                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.102736                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.102736                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15663.967761                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 15663.967761                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 46375.292068                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 46375.292068                       # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13933.491240                       # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13933.491240                       # average LoadLockedReq miss latency
system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data        49000                       # average StoreCondReq miss latency
system.cpu.dcache.StoreCondReq_avg_miss_latency::total        49000                       # average StoreCondReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 41357.457416                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 41357.457416                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 39726.215662                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 39726.215662                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs       633494                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs              7037                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs    90.023305                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.dcache.writebacks::writebacks       694028                       # number of writebacks
system.cpu.dcache.writebacks::total            694028                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data       292192                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total       292192                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data      3305480                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total      3305480                       # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data        18304                       # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total        18304                       # number of LoadLockedReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data      3597672                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total      3597672                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data      3597672                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total      3597672                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data       411797                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total       411797                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data       299249                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total       299249                       # number of WriteReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data       119132                       # number of SoftPFReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::total       119132                       # number of SoftPFReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data         8294                       # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total         8294                       # number of LoadLockedReq MSHR misses
system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data            4                       # number of StoreCondReq MSHR misses
system.cpu.dcache.StoreCondReq_mshr_misses::total            4                       # number of StoreCondReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data       711046                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total       711046                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data       830178                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total       830178                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_uncacheable::cpu.data        31127                       # number of ReadReq MSHR uncacheable
system.cpu.dcache.ReadReq_mshr_uncacheable::total        31127                       # number of ReadReq MSHR uncacheable
system.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data        27584                       # number of WriteReq MSHR uncacheable
system.cpu.dcache.WriteReq_mshr_uncacheable::total        27584                       # number of WriteReq MSHR uncacheable
system.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data        58711                       # number of overall MSHR uncacheable misses
system.cpu.dcache.overall_mshr_uncacheable_misses::total        58711                       # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data   6168747500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total   6168747500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  14918046982                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total  14918046982                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data   1646074000                       # number of SoftPFReq MSHR miss cycles
system.cpu.dcache.SoftPFReq_mshr_miss_latency::total   1646074000                       # number of SoftPFReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data    126955500                       # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total    126955500                       # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data       192000                       # number of StoreCondReq MSHR miss cycles
system.cpu.dcache.StoreCondReq_mshr_miss_latency::total       192000                       # number of StoreCondReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data  21086794482                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total  21086794482                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data  22732868482                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total  22732868482                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data   6281936500                       # number of ReadReq MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total   6281936500                       # number of ReadReq MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data   6281936500                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_latency::total   6281936500                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.017171                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.017171                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.015621                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.015621                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data     0.227725                       # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::total     0.227725                       # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.017704                       # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total     0.017704                       # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data     0.000009                       # mshr miss rate for StoreCondReq accesses
system.cpu.dcache.StoreCondReq_mshr_miss_rate::total     0.000009                       # mshr miss rate for StoreCondReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.016483                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.016483                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.019014                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.019014                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14980.069063                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14980.069063                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 49851.618492                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 49851.618492                       # average WriteReq mshr miss latency
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 13817.227949                       # average SoftPFReq mshr miss latency
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 13817.227949                       # average SoftPFReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 15306.908609                       # average LoadLockedReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 15306.908609                       # average LoadLockedReq mshr miss latency
system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data        48000                       # average StoreCondReq mshr miss latency
system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total        48000                       # average StoreCondReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29656.020120                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 29656.020120                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 27383.125645                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 27383.125645                       # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 201816.317024                       # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 201816.317024                       # average ReadReq mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 106997.606922                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 106997.606922                       # average overall mshr uncacheable latency
system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.icache.tags.replacements           1888653                       # number of replacements
system.cpu.icache.tags.tagsinuse           511.315245                       # Cycle average of tags in use
system.cpu.icache.tags.total_refs            64000443                       # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs           1889165                       # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs             33.877635                       # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle       14109307500                       # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst   511.315245                       # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst     0.998663                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total     0.998663                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0          130                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1          162                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2          217                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3            3                       # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses          67870984                       # Number of tag accesses
system.cpu.icache.tags.data_accesses         67870984                       # Number of data accesses
system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.icache.ReadReq_hits::cpu.inst     64000443                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total        64000443                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst      64000443                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total         64000443                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst     64000443                       # number of overall hits
system.cpu.icache.overall_hits::total        64000443                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst      1981341                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total       1981341                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst      1981341                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total        1981341                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst      1981341                       # number of overall misses
system.cpu.icache.overall_misses::total       1981341                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst  27584584993                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total  27584584993                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst  27584584993                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total  27584584993                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst  27584584993                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total  27584584993                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst     65981784                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total     65981784                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst     65981784                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total     65981784                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst     65981784                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total     65981784                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.030029                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.030029                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.030029                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.030029                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.030029                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.030029                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13922.179470                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 13922.179470                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 13922.179470                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 13922.179470                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 13922.179470                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 13922.179470                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs         3020                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs               145                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs    20.827586                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.icache.writebacks::writebacks      1888653                       # number of writebacks
system.cpu.icache.writebacks::total           1888653                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits::cpu.inst        92140                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total        92140                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst        92140                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total        92140                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst        92140                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total        92140                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst      1889201                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total      1889201                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst      1889201                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total      1889201                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst      1889201                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total      1889201                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_uncacheable::cpu.inst         3009                       # number of ReadReq MSHR uncacheable
system.cpu.icache.ReadReq_mshr_uncacheable::total         3009                       # number of ReadReq MSHR uncacheable
system.cpu.icache.overall_mshr_uncacheable_misses::cpu.inst         3009                       # number of overall MSHR uncacheable misses
system.cpu.icache.overall_mshr_uncacheable_misses::total         3009                       # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst  24719841497                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total  24719841497                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst  24719841497                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total  24719841497                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst  24719841497                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total  24719841497                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst    246809500                       # number of ReadReq MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_uncacheable_latency::total    246809500                       # number of ReadReq MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst    246809500                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_latency::total    246809500                       # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.028632                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.028632                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.028632                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.028632                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.028632                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.028632                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 13084.812837                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 13084.812837                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 13084.812837                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 13084.812837                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 13084.812837                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 13084.812837                       # average overall mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 82023.762047                       # average ReadReq mshr uncacheable latency
system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total 82023.762047                       # average ReadReq mshr uncacheable latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst 82023.762047                       # average overall mshr uncacheable latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency::total 82023.762047                       # average overall mshr uncacheable latency
system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.tags.replacements            98099                       # number of replacements
system.cpu.l2cache.tags.tagsinuse        65152.234049                       # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs            5297886                       # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs           163487                       # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs            32.405549                       # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle      91189853000                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker     7.921050                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker     4.702137                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.inst 10408.149180                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.data 54731.461682                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker     0.000121                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.itb.walker     0.000072                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst     0.158816                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data     0.835136                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total     0.994144                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1023           13                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_blocks::1024        65375                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1023::4           13                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2          311                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::3         5397                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4        59667                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1023     0.000198                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024     0.997543                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses         43918819                       # Number of tag accesses
system.cpu.l2cache.tags.data_accesses        43918819                       # Number of data accesses
system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker        52413                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.itb.walker        10038                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total          62451                       # number of ReadReq hits
system.cpu.l2cache.WritebackDirty_hits::writebacks       694028                       # number of WritebackDirty hits
system.cpu.l2cache.WritebackDirty_hits::total       694028                       # number of WritebackDirty hits
system.cpu.l2cache.WritebackClean_hits::writebacks      1850699                       # number of WritebackClean hits
system.cpu.l2cache.WritebackClean_hits::total      1850699                       # number of WritebackClean hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data         2792                       # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total         2792                       # number of UpgradeReq hits
system.cpu.l2cache.SCUpgradeReq_hits::cpu.data            2                       # number of SCUpgradeReq hits
system.cpu.l2cache.SCUpgradeReq_hits::total            2                       # number of SCUpgradeReq hits
system.cpu.l2cache.ReadExReq_hits::cpu.data       161486                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total       161486                       # number of ReadExReq hits
system.cpu.l2cache.ReadCleanReq_hits::cpu.inst      1869293                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadCleanReq_hits::total      1869293                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadSharedReq_hits::cpu.data       525699                       # number of ReadSharedReq hits
system.cpu.l2cache.ReadSharedReq_hits::total       525699                       # number of ReadSharedReq hits
system.cpu.l2cache.demand_hits::cpu.dtb.walker        52413                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.itb.walker        10038                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.inst      1869293                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data       687185                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total         2618929                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.dtb.walker        52413                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.itb.walker        10038                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.inst      1869293                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data       687185                       # number of overall hits
system.cpu.l2cache.overall_hits::total        2618929                       # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker           14                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.itb.walker            7                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total           21                       # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses::cpu.data            5                       # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total            5                       # number of UpgradeReq misses
system.cpu.l2cache.SCUpgradeReq_misses::cpu.data            2                       # number of SCUpgradeReq misses
system.cpu.l2cache.SCUpgradeReq_misses::total            2                       # number of SCUpgradeReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data       135095                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total       135095                       # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst        19848                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total        19848                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data        13395                       # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total        13395                       # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.dtb.walker           14                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.itb.walker            7                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.inst        19848                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data       148490                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total        168359                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.dtb.walker           14                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.itb.walker            7                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.inst        19848                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data       148490                       # number of overall misses
system.cpu.l2cache.overall_misses::total       168359                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker      3912000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker      1698000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total      5610000                       # number of ReadReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data       143500                       # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_latency::total       143500                       # number of UpgradeReq miss cycles
system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data       164000                       # number of SCUpgradeReq miss cycles
system.cpu.l2cache.SCUpgradeReq_miss_latency::total       164000                       # number of SCUpgradeReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  12742200000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total  12742200000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst   2140966000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::total   2140966000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data   1561950000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::total   1561950000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker      3912000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.itb.walker      1698000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst   2140966000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data  14304150000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total  16450726000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker      3912000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.itb.walker      1698000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst   2140966000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data  14304150000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total  16450726000                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker        52427                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker        10045                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total        62472                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.WritebackDirty_accesses::writebacks       694028                       # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackDirty_accesses::total       694028                       # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::writebacks      1850699                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::total      1850699                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data         2797                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total         2797                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data            4                       # number of SCUpgradeReq accesses(hits+misses)
system.cpu.l2cache.SCUpgradeReq_accesses::total            4                       # number of SCUpgradeReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data       296581                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total       296581                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst      1889141                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::total      1889141                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data       539094                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total       539094                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.dtb.walker        52427                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.itb.walker        10045                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.inst      1889141                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data       835675                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total      2787288                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.dtb.walker        52427                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.itb.walker        10045                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst      1889141                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data       835675                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total      2787288                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker     0.000267                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker     0.000697                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::total     0.000336                       # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.001788                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total     0.001788                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data     0.500000                       # miss rate for SCUpgradeReq accesses
system.cpu.l2cache.SCUpgradeReq_miss_rate::total     0.500000                       # miss rate for SCUpgradeReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.455508                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total     0.455508                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.010506                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.010506                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.024847                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.024847                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker     0.000267                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.itb.walker     0.000697                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst     0.010506                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data     0.177689                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total     0.060402                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker     0.000267                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.itb.walker     0.000697                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst     0.010506                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data     0.177689                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total     0.060402                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 279428.571429                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 242571.428571                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::total 267142.857143                       # average ReadReq miss latency
system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data        28700                       # average UpgradeReq miss latency
system.cpu.l2cache.UpgradeReq_avg_miss_latency::total        28700                       # average UpgradeReq miss latency
system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data        82000                       # average SCUpgradeReq miss latency
system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total        82000                       # average SCUpgradeReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 94320.293127                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 94320.293127                       # average ReadExReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 107868.097541                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 107868.097541                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 116606.942889                       # average ReadSharedReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 116606.942889                       # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 279428.571429                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 242571.428571                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 107868.097541                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 96330.729342                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 97712.186459                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 279428.571429                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 242571.428571                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 107868.097541                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 96330.729342                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 97712.186459                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.writebacks::writebacks        90242                       # number of writebacks
system.cpu.l2cache.writebacks::total            90242                       # number of writebacks
system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst           25                       # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadCleanReq_mshr_hits::total           25                       # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data          113                       # number of ReadSharedReq MSHR hits
system.cpu.l2cache.ReadSharedReq_mshr_hits::total          113                       # number of ReadSharedReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst           25                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.data          113                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::total          138                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst           25                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data          113                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total          138                       # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker           14                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker            7                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::total           21                       # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data            5                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total            5                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data            2                       # number of SCUpgradeReq MSHR misses
system.cpu.l2cache.SCUpgradeReq_mshr_misses::total            2                       # number of SCUpgradeReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       135095                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total       135095                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst        19823                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total        19823                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data        13282                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::total        13282                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker           14                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker            7                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst        19823                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data       148377                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total       168221                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker           14                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker            7                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst        19823                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data       148377                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total       168221                       # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.inst         3009                       # number of ReadReq MSHR uncacheable
system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.data        31127                       # number of ReadReq MSHR uncacheable
system.cpu.l2cache.ReadReq_mshr_uncacheable::total        34136                       # number of ReadReq MSHR uncacheable
system.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data        27584                       # number of WriteReq MSHR uncacheable
system.cpu.l2cache.WriteReq_mshr_uncacheable::total        27584                       # number of WriteReq MSHR uncacheable
system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.inst         3009                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data        58711                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.overall_mshr_uncacheable_misses::total        61720                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker      3772000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker      1628000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total      5400000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data        93500                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total        93500                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data       144000                       # number of SCUpgradeReq MSHR miss cycles
system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total       144000                       # number of SCUpgradeReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  11391250000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  11391250000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst   1940936500                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total   1940936500                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data   1418400000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total   1418400000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker      3772000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker      1628000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst   1940936500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  12809650000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total  14755986500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker      3772000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker      1628000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst   1940936500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  12809650000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total  14755986500                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst    209196500                       # number of ReadReq MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data   5892839000                       # number of ReadReq MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total   6102035500                       # number of ReadReq MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst    209196500                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data   5892839000                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency::total   6102035500                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker     0.000267                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker     0.000697                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.000336                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.001788                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.001788                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data     0.500000                       # mshr miss rate for SCUpgradeReq accesses
system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total     0.500000                       # mshr miss rate for SCUpgradeReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.455508                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.455508                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.010493                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.010493                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.024638                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.024638                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker     0.000267                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker     0.000697                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.010493                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.177553                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total     0.060353                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker     0.000267                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker     0.000697                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.010493                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.177553                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total     0.060353                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 269428.571429                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 232571.428571                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 257142.857143                       # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        18700                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        18700                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data        72000                       # average SCUpgradeReq mshr miss latency
system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total        72000                       # average SCUpgradeReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 84320.293127                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 84320.293127                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 97913.358220                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 97913.358220                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 106791.145912                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 106791.145912                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 269428.571429                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 232571.428571                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 97913.358220                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 86331.776488                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 87717.862217                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 269428.571429                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 232571.428571                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 97913.358220                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 86331.776488                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 87717.862217                       # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 69523.595879                       # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 189315.995759                       # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 178756.605929                       # average ReadReq mshr uncacheable latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst 69523.595879                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 100370.271329                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 98866.420933                       # average overall mshr uncacheable latency
system.cpu.toL2Bus.snoop_filter.tot_requests      5483646                       # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests      2758798                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests        45074                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.snoop_filter.tot_snoops          178                       # Total number of snoops made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_snoops          178                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.toL2Bus.trans_dist::ReadReq         128774                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp       2557224                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WriteReq         27584                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WriteResp        27584                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackDirty       784270                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackClean      1888653                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::CleanEvict       148972                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::UpgradeReq         2797                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::SCUpgradeReq            4                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::UpgradeResp         2801                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq       296581                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp       296581                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq      1889201                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq       539301                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::InvalidateReq         4612                       # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      5673012                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      2629673                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side        28918                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side       128192                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total           8459795                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side    241826896                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side     98094045                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side        40180                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side       209708                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total          340170829                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops                      135300                       # Total snoops (count)
system.cpu.toL2Bus.snoopTraffic               5917976                       # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples      2986955                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean        0.025939                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev       0.158953                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0            2909477     97.41%     97.41% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1              77478      2.59%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total        2986955                       # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy     5400390498                       # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization          0.2                       # Layer utilization (%)
system.cpu.toL2Bus.snoopLayer0.occupancy       295626                       # Layer occupancy (ticks)
system.cpu.toL2Bus.snoopLayer0.utilization          0.0                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy    2837677759                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization          0.1                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy    1300010143                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization          0.0                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer2.occupancy      18878489                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer2.utilization          0.0                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer3.occupancy      75816896                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer3.utilization          0.0                       # Layer utilization (%)
system.iobus.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.iobus.trans_dist::ReadReq                30169                       # Transaction distribution
system.iobus.trans_dist::ReadResp               30169                       # Transaction distribution
system.iobus.trans_dist::WriteReq               59014                       # Transaction distribution
system.iobus.trans_dist::WriteResp              59014                       # Transaction distribution
system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio        54170                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio          116                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.pci_host.pio          434                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio           34                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio           20                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio          124                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio          850                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio           32                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio           76                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio            4                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio           10                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio         7244                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio        42268                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::total       105478                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side        72888                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.realview.ide.dma::total        72888                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count::total                  178366                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio        67887                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio          232                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.pci_host.pio          638                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio           68                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio           40                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio           86                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio          449                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio           64                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio          152                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio            8                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio           20                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio         4753                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio        84536                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::total       159125                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side      2320992                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.realview.ide.dma::total      2320992                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size::total                  2480117                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.reqLayer0.occupancy             43090000                       # Layer occupancy (ticks)
system.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer1.occupancy               100500                       # Layer occupancy (ticks)
system.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer2.occupancy               326000                       # Layer occupancy (ticks)
system.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer3.occupancy                28000                       # Layer occupancy (ticks)
system.iobus.reqLayer3.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer4.occupancy                14000                       # Layer occupancy (ticks)
system.iobus.reqLayer4.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer7.occupancy                91000                       # Layer occupancy (ticks)
system.iobus.reqLayer7.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer8.occupancy               649000                       # Layer occupancy (ticks)
system.iobus.reqLayer8.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer10.occupancy               20500                       # Layer occupancy (ticks)
system.iobus.reqLayer10.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer13.occupancy                9500                       # Layer occupancy (ticks)
system.iobus.reqLayer13.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer14.occupancy                8500                       # Layer occupancy (ticks)
system.iobus.reqLayer14.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer15.occupancy                9000                       # Layer occupancy (ticks)
system.iobus.reqLayer15.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer16.occupancy               47500                       # Layer occupancy (ticks)
system.iobus.reqLayer16.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer17.occupancy                8500                       # Layer occupancy (ticks)
system.iobus.reqLayer17.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer18.occupancy                9000                       # Layer occupancy (ticks)
system.iobus.reqLayer18.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer19.occupancy                3000                       # Layer occupancy (ticks)
system.iobus.reqLayer19.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer20.occupancy                9000                       # Layer occupancy (ticks)
system.iobus.reqLayer20.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer21.occupancy                8500                       # Layer occupancy (ticks)
system.iobus.reqLayer21.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer23.occupancy             6166500                       # Layer occupancy (ticks)
system.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer24.occupancy            33827500                       # Layer occupancy (ticks)
system.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer25.occupancy           187658622                       # Layer occupancy (ticks)
system.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
system.iobus.respLayer0.occupancy            82688000                       # Layer occupancy (ticks)
system.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
system.iobus.respLayer3.occupancy            36712000                       # Layer occupancy (ticks)
system.iobus.respLayer3.utilization               0.0                       # Layer utilization (%)
system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.iocache.tags.replacements                36410                       # number of replacements
system.iocache.tags.tagsinuse                1.001835                       # Cycle average of tags in use
system.iocache.tags.total_refs                      0                       # Total number of references to valid blocks.
system.iocache.tags.sampled_refs                36426                       # Sample count of references to valid blocks.
system.iocache.tags.avg_refs                        0                       # Average number of references to valid blocks.
system.iocache.tags.warmup_cycle         253680812000                       # Cycle when the warmup percentage was hit.
system.iocache.tags.occ_blocks::realview.ide     1.001835                       # Average occupied blocks per requestor
system.iocache.tags.occ_percent::realview.ide     0.062615                       # Average percentage of cache occupancy
system.iocache.tags.occ_percent::total       0.062615                       # Average percentage of cache occupancy
system.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
system.iocache.tags.age_task_id_blocks_1023::3           16                       # Occupied blocks per task id
system.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
system.iocache.tags.tag_accesses               327996                       # Number of tag accesses
system.iocache.tags.data_accesses              327996                       # Number of data accesses
system.iocache.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.iocache.ReadReq_misses::realview.ide          220                       # number of ReadReq misses
system.iocache.ReadReq_misses::total              220                       # number of ReadReq misses
system.iocache.WriteLineReq_misses::realview.ide        36224                       # number of WriteLineReq misses
system.iocache.WriteLineReq_misses::total        36224                       # number of WriteLineReq misses
system.iocache.demand_misses::realview.ide        36444                       # number of demand (read+write) misses
system.iocache.demand_misses::total             36444                       # number of demand (read+write) misses
system.iocache.overall_misses::realview.ide        36444                       # number of overall misses
system.iocache.overall_misses::total            36444                       # number of overall misses
system.iocache.ReadReq_miss_latency::realview.ide     35726876                       # number of ReadReq miss cycles
system.iocache.ReadReq_miss_latency::total     35726876                       # number of ReadReq miss cycles
system.iocache.WriteLineReq_miss_latency::realview.ide   4357072746                       # number of WriteLineReq miss cycles
system.iocache.WriteLineReq_miss_latency::total   4357072746                       # number of WriteLineReq miss cycles
system.iocache.demand_miss_latency::realview.ide   4392799622                       # number of demand (read+write) miss cycles
system.iocache.demand_miss_latency::total   4392799622                       # number of demand (read+write) miss cycles
system.iocache.overall_miss_latency::realview.ide   4392799622                       # number of overall miss cycles
system.iocache.overall_miss_latency::total   4392799622                       # number of overall miss cycles
system.iocache.ReadReq_accesses::realview.ide          220                       # number of ReadReq accesses(hits+misses)
system.iocache.ReadReq_accesses::total            220                       # number of ReadReq accesses(hits+misses)
system.iocache.WriteLineReq_accesses::realview.ide        36224                       # number of WriteLineReq accesses(hits+misses)
system.iocache.WriteLineReq_accesses::total        36224                       # number of WriteLineReq accesses(hits+misses)
system.iocache.demand_accesses::realview.ide        36444                       # number of demand (read+write) accesses
system.iocache.demand_accesses::total           36444                       # number of demand (read+write) accesses
system.iocache.overall_accesses::realview.ide        36444                       # number of overall (read+write) accesses
system.iocache.overall_accesses::total          36444                       # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::realview.ide            1                       # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
system.iocache.WriteLineReq_miss_rate::realview.ide            1                       # miss rate for WriteLineReq accesses
system.iocache.WriteLineReq_miss_rate::total            1                       # miss rate for WriteLineReq accesses
system.iocache.demand_miss_rate::realview.ide            1                       # miss rate for demand accesses
system.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
system.iocache.overall_miss_rate::realview.ide            1                       # miss rate for overall accesses
system.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
system.iocache.ReadReq_avg_miss_latency::realview.ide 162394.890909                       # average ReadReq miss latency
system.iocache.ReadReq_avg_miss_latency::total 162394.890909                       # average ReadReq miss latency
system.iocache.WriteLineReq_avg_miss_latency::realview.ide 120281.381018                       # average WriteLineReq miss latency
system.iocache.WriteLineReq_avg_miss_latency::total 120281.381018                       # average WriteLineReq miss latency
system.iocache.demand_avg_miss_latency::realview.ide 120535.605916                       # average overall miss latency
system.iocache.demand_avg_miss_latency::total 120535.605916                       # average overall miss latency
system.iocache.overall_avg_miss_latency::realview.ide 120535.605916                       # average overall miss latency
system.iocache.overall_avg_miss_latency::total 120535.605916                       # average overall miss latency
system.iocache.blocked_cycles::no_mshrs            10                       # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.iocache.blocked::no_mshrs                    2                       # number of cycles access was blocked
system.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
system.iocache.avg_blocked_cycles::no_mshrs            5                       # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.iocache.writebacks::writebacks           36190                       # number of writebacks
system.iocache.writebacks::total                36190                       # number of writebacks
system.iocache.ReadReq_mshr_misses::realview.ide          220                       # number of ReadReq MSHR misses
system.iocache.ReadReq_mshr_misses::total          220                       # number of ReadReq MSHR misses
system.iocache.WriteLineReq_mshr_misses::realview.ide        36224                       # number of WriteLineReq MSHR misses
system.iocache.WriteLineReq_mshr_misses::total        36224                       # number of WriteLineReq MSHR misses
system.iocache.demand_mshr_misses::realview.ide        36444                       # number of demand (read+write) MSHR misses
system.iocache.demand_mshr_misses::total        36444                       # number of demand (read+write) MSHR misses
system.iocache.overall_mshr_misses::realview.ide        36444                       # number of overall MSHR misses
system.iocache.overall_mshr_misses::total        36444                       # number of overall MSHR misses
system.iocache.ReadReq_mshr_miss_latency::realview.ide     24726876                       # number of ReadReq MSHR miss cycles
system.iocache.ReadReq_mshr_miss_latency::total     24726876                       # number of ReadReq MSHR miss cycles
system.iocache.WriteLineReq_mshr_miss_latency::realview.ide   2543825241                       # number of WriteLineReq MSHR miss cycles
system.iocache.WriteLineReq_mshr_miss_latency::total   2543825241                       # number of WriteLineReq MSHR miss cycles
system.iocache.demand_mshr_miss_latency::realview.ide   2568552117                       # number of demand (read+write) MSHR miss cycles
system.iocache.demand_mshr_miss_latency::total   2568552117                       # number of demand (read+write) MSHR miss cycles
system.iocache.overall_mshr_miss_latency::realview.ide   2568552117                       # number of overall MSHR miss cycles
system.iocache.overall_mshr_miss_latency::total   2568552117                       # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::realview.ide            1                       # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
system.iocache.WriteLineReq_mshr_miss_rate::realview.ide            1                       # mshr miss rate for WriteLineReq accesses
system.iocache.WriteLineReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteLineReq accesses
system.iocache.demand_mshr_miss_rate::realview.ide            1                       # mshr miss rate for demand accesses
system.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::realview.ide            1                       # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 112394.890909                       # average ReadReq mshr miss latency
system.iocache.ReadReq_avg_mshr_miss_latency::total 112394.890909                       # average ReadReq mshr miss latency
system.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 70224.857581                       # average WriteLineReq mshr miss latency
system.iocache.WriteLineReq_avg_mshr_miss_latency::total 70224.857581                       # average WriteLineReq mshr miss latency
system.iocache.demand_avg_mshr_miss_latency::realview.ide 70479.423691                       # average overall mshr miss latency
system.iocache.demand_avg_mshr_miss_latency::total 70479.423691                       # average overall mshr miss latency
system.iocache.overall_avg_mshr_miss_latency::realview.ide 70479.423691                       # average overall mshr miss latency
system.iocache.overall_avg_mshr_miss_latency::total 70479.423691                       # average overall mshr miss latency
system.membus.snoop_filter.tot_requests        339259                       # Total number of requests made to the snoop filter.
system.membus.snoop_filter.hit_single_requests       139343                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_requests          469                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.membus.trans_dist::ReadReq               34136                       # Transaction distribution
system.membus.trans_dist::ReadResp              67481                       # Transaction distribution
system.membus.trans_dist::WriteReq              27584                       # Transaction distribution
system.membus.trans_dist::WriteResp             27584                       # Transaction distribution
system.membus.trans_dist::WritebackDirty       126432                       # Transaction distribution
system.membus.trans_dist::CleanEvict             8077                       # Transaction distribution
system.membus.trans_dist::UpgradeReq              126                       # Transaction distribution
system.membus.trans_dist::SCUpgradeReq              2                       # Transaction distribution
system.membus.trans_dist::UpgradeResp               2                       # Transaction distribution
system.membus.trans_dist::ReadExReq            134974                       # Transaction distribution
system.membus.trans_dist::ReadExResp           134974                       # Transaction distribution
system.membus.trans_dist::ReadSharedReq         33346                       # Transaction distribution
system.membus.trans_dist::InvalidateReq         36224                       # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave       105478                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port           14                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio         2070                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port       450027                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::total       557589                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.iocache.mem_side::system.physmem.port        72869                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.iocache.mem_side::total        72869                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                 630458                       # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave       159125                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port          112                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio         4140                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     16583932                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::total     16747309                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.iocache.mem_side::system.physmem.port      2317120                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.iocache.mem_side::total      2317120                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total                19064429                       # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops                              484                       # Total snoops (count)
system.membus.snoopTraffic                      30848                       # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples            266392                       # Request fanout histogram
system.membus.snoop_fanout::mean             0.019141                       # Request fanout histogram
system.membus.snoop_fanout::stdev            0.137021                       # Request fanout histogram
system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::0                  261293     98.09%     98.09% # Request fanout histogram
system.membus.snoop_fanout::1                    5099      1.91%    100.00% # Request fanout histogram
system.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
system.membus.snoop_fanout::max_value               1                       # Request fanout histogram
system.membus.snoop_fanout::total              266392                       # Request fanout histogram
system.membus.reqLayer0.occupancy            84425500                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
system.membus.reqLayer1.occupancy                9000                       # Layer occupancy (ticks)
system.membus.reqLayer1.utilization               0.0                       # Layer utilization (%)
system.membus.reqLayer2.occupancy             1729999                       # Layer occupancy (ticks)
system.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
system.membus.reqLayer5.occupancy           876952960                       # Layer occupancy (ticks)
system.membus.reqLayer5.utilization               0.0                       # Layer utilization (%)
system.membus.respLayer2.occupancy          984786250                       # Layer occupancy (ticks)
system.membus.respLayer2.utilization              0.0                       # Layer utilization (%)
system.membus.respLayer3.occupancy            1178374                       # Layer occupancy (ticks)
system.membus.respLayer3.utilization              0.0                       # Layer utilization (%)
system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.aaci_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.pci_host.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.cf_ctrl.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.gic.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.clcd.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.realview_io.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.dcc.osc_cpu.clock               16667                       # Clock period in ticks
system.realview.dcc.osc_ddr.clock               25000                       # Clock period in ticks
system.realview.dcc.osc_hsbm.clock              25000                       # Clock period in ticks
system.realview.dcc.osc_pxl.clock               42105                       # Clock period in ticks
system.realview.dcc.osc_smb.clock               20000                       # Clock period in ticks
system.realview.dcc.osc_sys.clock               16667                       # Clock period in ticks
system.realview.energy_ctrl.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.ethernet.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.ethernet.descDMAReads               0                       # Number of descriptors the device read w/ DMA
system.realview.ethernet.descDMAWrites              0                       # Number of descriptors the device wrote w/ DMA
system.realview.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
system.realview.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
system.realview.ethernet.postedSwi                  0                       # number of software interrupts posted to CPU
system.realview.ethernet.coalescedSwi             nan                       # average number of Swi's coalesced into each post
system.realview.ethernet.totalSwi                   0                       # total number of Swi written to ISR
system.realview.ethernet.postedRxIdle               0                       # number of rxIdle interrupts posted to CPU
system.realview.ethernet.coalescedRxIdle          nan                       # average number of RxIdle's coalesced into each post
system.realview.ethernet.totalRxIdle                0                       # total number of RxIdle written to ISR
system.realview.ethernet.postedRxOk                 0                       # number of RxOk interrupts posted to CPU
system.realview.ethernet.coalescedRxOk            nan                       # average number of RxOk's coalesced into each post
system.realview.ethernet.totalRxOk                  0                       # total number of RxOk written to ISR
system.realview.ethernet.postedRxDesc               0                       # number of RxDesc interrupts posted to CPU
system.realview.ethernet.coalescedRxDesc          nan                       # average number of RxDesc's coalesced into each post
system.realview.ethernet.totalRxDesc                0                       # total number of RxDesc written to ISR
system.realview.ethernet.postedTxOk                 0                       # number of TxOk interrupts posted to CPU
system.realview.ethernet.coalescedTxOk            nan                       # average number of TxOk's coalesced into each post
system.realview.ethernet.totalTxOk                  0                       # total number of TxOk written to ISR
system.realview.ethernet.postedTxIdle               0                       # number of TxIdle interrupts posted to CPU
system.realview.ethernet.coalescedTxIdle          nan                       # average number of TxIdle's coalesced into each post
system.realview.ethernet.totalTxIdle                0                       # total number of TxIdle written to ISR
system.realview.ethernet.postedTxDesc               0                       # number of TxDesc interrupts posted to CPU
system.realview.ethernet.coalescedTxDesc          nan                       # average number of TxDesc's coalesced into each post
system.realview.ethernet.totalTxDesc                0                       # total number of TxDesc written to ISR
system.realview.ethernet.postedRxOrn                0                       # number of RxOrn posted to CPU
system.realview.ethernet.coalescedRxOrn           nan                       # average number of RxOrn's coalesced into each post
system.realview.ethernet.totalRxOrn                 0                       # total number of RxOrn written to ISR
system.realview.ethernet.coalescedTotal           nan                       # average number of interrupts coalesced into each post
system.realview.ethernet.postedInterrupts            0                       # number of posts to CPU
system.realview.ethernet.droppedPackets             0                       # number of packets dropped
system.realview.hdlcd.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.ide.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.kmi0.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.kmi1.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.l2x0_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.lan_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.local_cpu_timer.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.mcc.osc_clcd.clock              42105                       # Clock period in ticks
system.realview.mcc.osc_mcc.clock               20000                       # Clock period in ticks
system.realview.mcc.osc_peripheral.clock        41667                       # Clock period in ticks
system.realview.mcc.osc_system_bus.clock        41667                       # Clock period in ticks
system.realview.mmc_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.rtc.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.sp810_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.timer0.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.timer1.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.uart.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.uart1_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.uart2_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.uart3_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.usb_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.vgic.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.realview.watchdog_fake.pwrStateResidencyTicks::UNDEFINED 2829112944500                       # Cumulative time (in ticks) in various power states
system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
system.cpu.kern.inst.quiesce                     3038                       # number of quiesce instructions executed

---------- End Simulation Statistics   ----------