summaryrefslogtreecommitdiff
path: root/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/stats.txt
blob: b052ee5385f0bb5853184410638791aeee22908a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287

---------- Begin Simulation Statistics ----------
sim_seconds                                  2.804324                       # Number of seconds simulated
sim_ticks                                2804324203000                       # Number of ticks simulated
final_tick                               2804324203000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 110825                       # Simulator instruction rate (inst/s)
host_op_rate                                   134512                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                             2657187313                       # Simulator tick rate (ticks/s)
host_mem_usage                                 623780                       # Number of bytes of host memory used
host_seconds                                  1055.37                       # Real time elapsed on the host
sim_insts                                   116961789                       # Number of instructions simulated
sim_ops                                     141959973                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.bytes_read::cpu0.dtb.walker         4288                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu0.itb.walker           64                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu0.inst           739200                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu0.data          5181280                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu1.dtb.walker         4416                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu1.inst           637568                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu1.data          4639684                       # Number of bytes read from this memory
system.physmem.bytes_read::realview.ide           960                       # Number of bytes read from this memory
system.physmem.bytes_read::total             11207460                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu0.inst       739200                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::cpu1.inst       637568                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total         1376768                       # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks      6111936                       # Number of bytes written to this memory
system.physmem.bytes_written::cpu0.data         17516                       # Number of bytes written to this memory
system.physmem.bytes_written::cpu1.data             8                       # Number of bytes written to this memory
system.physmem.bytes_written::realview.ide      2318336                       # Number of bytes written to this memory
system.physmem.bytes_written::total           8447796                       # Number of bytes written to this memory
system.physmem.num_reads::cpu0.dtb.walker           67                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu0.itb.walker            1                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu0.inst             11550                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu0.data             81476                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu1.dtb.walker           69                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu1.inst              9962                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu1.data             72496                       # Number of read requests responded to by this memory
system.physmem.num_reads::realview.ide             15                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                175636                       # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks           95499                       # Number of write requests responded to by this memory
system.physmem.num_writes::cpu0.data             4379                       # Number of write requests responded to by this memory
system.physmem.num_writes::cpu1.data                2                       # Number of write requests responded to by this memory
system.physmem.num_writes::realview.ide         36224                       # Number of write requests responded to by this memory
system.physmem.num_writes::total               136104                       # Number of write requests responded to by this memory
system.physmem.bw_read::cpu0.dtb.walker          1529                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu0.itb.walker            23                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu0.inst              263593                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu0.data             1847604                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu1.dtb.walker          1575                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu1.inst              227352                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu1.data             1654475                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::realview.ide              342                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total                 3996492                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu0.inst         263593                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu1.inst         227352                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total             490945                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks           2179468                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::cpu0.data               6246                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::cpu1.data                  3                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::realview.ide          826700                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::total                3012418                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total::writebacks           2179468                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu0.dtb.walker         1529                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu0.itb.walker           23                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu0.inst             263593                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu0.data            1853850                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu1.dtb.walker         1575                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu1.inst             227352                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu1.data            1654478                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::realview.ide          827043                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total                7008910                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                        175637                       # Number of read requests accepted
system.physmem.writeReqs                       136104                       # Number of write requests accepted
system.physmem.readBursts                      175637                       # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts                     136104                       # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM                 11232064                       # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ                      8704                       # Total number of bytes read from write queue
system.physmem.bytesWritten                   8461376                       # Total number of bytes written to DRAM
system.physmem.bytesReadSys                  11207524                       # Total read bytes from the system interface side
system.physmem.bytesWrittenSys                8447796                       # Total written bytes from the system interface side
system.physmem.servicedByWrQ                      136                       # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts                    3870                       # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs           4652                       # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0               11117                       # Per bank write bursts
system.physmem.perBankRdBursts::1               11147                       # Per bank write bursts
system.physmem.perBankRdBursts::2               11719                       # Per bank write bursts
system.physmem.perBankRdBursts::3               11225                       # Per bank write bursts
system.physmem.perBankRdBursts::4               11363                       # Per bank write bursts
system.physmem.perBankRdBursts::5               11390                       # Per bank write bursts
system.physmem.perBankRdBursts::6               11955                       # Per bank write bursts
system.physmem.perBankRdBursts::7               11820                       # Per bank write bursts
system.physmem.perBankRdBursts::8               10213                       # Per bank write bursts
system.physmem.perBankRdBursts::9               10442                       # Per bank write bursts
system.physmem.perBankRdBursts::10              10593                       # Per bank write bursts
system.physmem.perBankRdBursts::11               9765                       # Per bank write bursts
system.physmem.perBankRdBursts::12              10406                       # Per bank write bursts
system.physmem.perBankRdBursts::13              11413                       # Per bank write bursts
system.physmem.perBankRdBursts::14              10638                       # Per bank write bursts
system.physmem.perBankRdBursts::15              10295                       # Per bank write bursts
system.physmem.perBankWrBursts::0                8316                       # Per bank write bursts
system.physmem.perBankWrBursts::1                8444                       # Per bank write bursts
system.physmem.perBankWrBursts::2                9040                       # Per bank write bursts
system.physmem.perBankWrBursts::3                8545                       # Per bank write bursts
system.physmem.perBankWrBursts::4                8340                       # Per bank write bursts
system.physmem.perBankWrBursts::5                8537                       # Per bank write bursts
system.physmem.perBankWrBursts::6                8974                       # Per bank write bursts
system.physmem.perBankWrBursts::7                8818                       # Per bank write bursts
system.physmem.perBankWrBursts::8                7762                       # Per bank write bursts
system.physmem.perBankWrBursts::9                7809                       # Per bank write bursts
system.physmem.perBankWrBursts::10               7936                       # Per bank write bursts
system.physmem.perBankWrBursts::11               7396                       # Per bank write bursts
system.physmem.perBankWrBursts::12               7882                       # Per bank write bursts
system.physmem.perBankWrBursts::13               8742                       # Per bank write bursts
system.physmem.perBankWrBursts::14               8045                       # Per bank write bursts
system.physmem.perBankWrBursts::15               7623                       # Per bank write bursts
system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
system.physmem.numWrRetry                           3                       # Number of times write queue was full causing retry
system.physmem.totGap                    2804324017000                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
system.physmem.readPktSize::2                     541                       # Read request sizes (log2)
system.physmem.readPktSize::3                      14                       # Read request sizes (log2)
system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
system.physmem.readPktSize::6                  175082                       # Read request sizes (log2)
system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
system.physmem.writePktSize::2                   4381                       # Write request sizes (log2)
system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
system.physmem.writePktSize::6                 131723                       # Write request sizes (log2)
system.physmem.rdQLenPdf::0                    104376                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                     61101                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                      8495                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                      1509                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                        10                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                       107                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                        98                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                        93                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                        92                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                        90                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                        89                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                        90                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                        91                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                        88                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                        85                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                       86                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                       87                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                       85                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                       84                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                       82                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                     2032                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                     2577                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                     4501                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                     6395                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                     6771                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                     7512                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                     7763                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                     8297                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                     8817                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                     9616                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                     9100                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                     8636                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                     8259                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                     8762                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                     7213                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                     7159                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                     7347                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                     6851                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33                      267                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34                      226                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35                      215                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36                      169                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37                      154                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38                      153                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39                      165                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40                      140                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41                      126                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42                      125                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43                      129                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44                      129                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45                      141                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46                      121                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47                      120                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48                      117                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49                      112                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50                       98                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51                       81                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52                       82                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53                       66                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54                       55                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55                       47                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56                       51                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57                       51                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58                       42                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59                       36                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60                       23                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61                       16                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62                       14                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63                        8                       # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples        64783                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean      303.989874                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean     178.723316                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev     327.460023                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127          24407     37.68%     37.68% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255        15776     24.35%     62.03% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383         6538     10.09%     72.12% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511         3738      5.77%     77.89% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639         2814      4.34%     82.23% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767         1507      2.33%     84.56% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895         1107      1.71%     86.27% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023         1104      1.70%     87.97% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151         7792     12.03%    100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total          64783                       # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples          6707                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::mean        26.165350                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::stdev      477.307058                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::0-2047           6704     99.96%     99.96% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::2048-4095            1      0.01%     99.97% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::6144-8191            1      0.01%     99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::36864-38911            1      0.01%    100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total            6707                       # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples          6707                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::mean        19.712092                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::gmean       18.230918                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::stdev       11.181787                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::0-3                16      0.24%      0.24% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::4-7                 7      0.10%      0.34% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::8-11                4      0.06%      0.40% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::12-15               9      0.13%      0.54% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::16-19            5755     85.81%     86.34% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::20-23             109      1.63%     87.97% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::24-27              46      0.69%     88.65% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::28-31             238      3.55%     92.20% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::32-35             224      3.34%     95.54% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::36-39              22      0.33%     95.87% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::40-43              23      0.34%     96.21% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::44-47               7      0.10%     96.32% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::48-51              31      0.46%     96.78% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::52-55               2      0.03%     96.81% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::56-59               4      0.06%     96.87% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::60-63               8      0.12%     96.99% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::64-67             152      2.27%     99.25% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::68-71               3      0.04%     99.30% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::76-79               5      0.07%     99.37% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::80-83              12      0.18%     99.55% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::84-87               1      0.01%     99.57% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::92-95               2      0.03%     99.60% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::96-99              13      0.19%     99.79% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::104-107             1      0.01%     99.81% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::112-115             4      0.06%     99.87% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::128-131             4      0.06%     99.93% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::140-143             5      0.07%    100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total            6707                       # Writes before turning the bus around for reads
system.physmem.totQLat                     2727699250                       # Total ticks spent queuing
system.physmem.totMemAccLat                6018343000                       # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat                    877505000                       # Total ticks spent in databus transfers
system.physmem.avgQLat                       15542.36                       # Average queueing delay per DRAM burst
system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
system.physmem.avgMemAccLat                  34292.36                       # Average memory access latency per DRAM burst
system.physmem.avgRdBW                           4.01                       # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW                           3.02                       # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys                        4.00                       # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys                        3.01                       # Average system write bandwidth in MiByte/s
system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil                           0.05                       # Data bus utilization in percentage
system.physmem.busUtilRead                       0.03                       # Data bus utilization in percentage for reads
system.physmem.busUtilWrite                      0.02                       # Data bus utilization in percentage for writes
system.physmem.avgRdQLen                         1.63                       # Average read queue length when enqueuing
system.physmem.avgWrQLen                        10.66                       # Average write queue length when enqueuing
system.physmem.readRowHits                     145124                       # Number of row buffer hits during reads
system.physmem.writeRowHits                     97802                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   82.69                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                  73.96                       # Row buffer hit rate for writes
system.physmem.avgGap                      8995685.58                       # Average gap between requests
system.physmem.pageHitRate                      78.94                       # Row buffer hit rate, read and write combined
system.physmem.memoryStateTime::IDLE     2678459999250                       # Time in different power states
system.physmem.memoryStateTime::REF       93642380000                       # Time in different power states
system.physmem.memoryStateTime::PRE_PDN             0                       # Time in different power states
system.physmem.memoryStateTime::ACT       32221812750                       # Time in different power states
system.physmem.memoryStateTime::ACT_PDN             0                       # Time in different power states
system.physmem.actEnergy::0                 259096320                       # Energy for activate commands per rank (pJ)
system.physmem.actEnergy::1                 230663160                       # Energy for activate commands per rank (pJ)
system.physmem.preEnergy::0                 141372000                       # Energy for precharge commands per rank (pJ)
system.physmem.preEnergy::1                 125857875                       # Energy for precharge commands per rank (pJ)
system.physmem.readEnergy::0                715533000                       # Energy for read commands per rank (pJ)
system.physmem.readEnergy::1                653367000                       # Energy for read commands per rank (pJ)
system.physmem.writeEnergy::0               447210720                       # Energy for write commands per rank (pJ)
system.physmem.writeEnergy::1               409503600                       # Energy for write commands per rank (pJ)
system.physmem.refreshEnergy::0          183164495280                       # Energy for refresh commands per rank (pJ)
system.physmem.refreshEnergy::1          183164495280                       # Energy for refresh commands per rank (pJ)
system.physmem.actBackEnergy::0           77871628440                       # Energy for active background per rank (pJ)
system.physmem.actBackEnergy::1           76866307470                       # Energy for active background per rank (pJ)
system.physmem.preBackEnergy::0          1614283197000                       # Energy for precharge background per rank (pJ)
system.physmem.preBackEnergy::1          1615165057500                       # Energy for precharge background per rank (pJ)
system.physmem.totalEnergy::0            1876882532760                       # Total energy per rank (pJ)
system.physmem.totalEnergy::1            1876615251885                       # Total energy per rank (pJ)
system.physmem.averagePower::0             669.282725                       # Core power per rank (mW)
system.physmem.averagePower::1             669.187414                       # Core power per rank (mW)
system.realview.nvmem.bytes_read::cpu0.inst          640                       # Number of bytes read from this memory
system.realview.nvmem.bytes_read::total           640                       # Number of bytes read from this memory
system.realview.nvmem.bytes_inst_read::cpu0.inst          640                       # Number of instructions bytes read from this memory
system.realview.nvmem.bytes_inst_read::total          640                       # Number of instructions bytes read from this memory
system.realview.nvmem.num_reads::cpu0.inst           10                       # Number of read requests responded to by this memory
system.realview.nvmem.num_reads::total             10                       # Number of read requests responded to by this memory
system.realview.nvmem.bw_read::cpu0.inst          228                       # Total read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_read::total              228                       # Total read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_inst_read::cpu0.inst          228                       # Instruction read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_inst_read::total          228                       # Instruction read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_total::cpu0.inst          228                       # Total bandwidth to/from this memory (bytes/s)
system.realview.nvmem.bw_total::total             228                       # Total bandwidth to/from this memory (bytes/s)
system.cf0.dma_read_full_pages                      0                       # Number of full page size DMA reads (not PRD).
system.cf0.dma_read_bytes                        1024                       # Number of bytes transfered via DMA reads (not PRD).
system.cf0.dma_read_txs                             1                       # Number of DMA read transactions (not PRD).
system.cf0.dma_write_full_pages                   540                       # Number of full page size DMA writes.
system.cf0.dma_write_bytes                    2318336                       # Number of bytes transfered via DMA writes.
system.cf0.dma_write_txs                          631                       # Number of DMA write transactions.
system.cpu0.branchPred.lookups               27347795                       # Number of BP lookups
system.cpu0.branchPred.condPredicted         14227638                       # Number of conditional branches predicted
system.cpu0.branchPred.condIncorrect           549324                       # Number of conditional branches incorrect
system.cpu0.branchPred.BTBLookups            17049849                       # Number of BTB lookups
system.cpu0.branchPred.BTBHits               12874628                       # Number of BTB hits
system.cpu0.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu0.branchPred.BTBHitPct            75.511683                       # BTB Hit Percentage
system.cpu0.branchPred.usedRAS                6769747                       # Number of times the RAS was used to get a target.
system.cpu0.branchPred.RASInCorrect             30174                       # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu0.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu0.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu0.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu0.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu0.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu0.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu0.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu0.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu0.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu0.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu0.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu0.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu0.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu0.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu0.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu0.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu0.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu0.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu0.dstage2_mmu.stage2_tlb.hits             0                       # DTB hits
system.cpu0.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu0.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu0.dtb.inst_hits                           0                       # ITB inst hits
system.cpu0.dtb.inst_misses                         0                       # ITB inst misses
system.cpu0.dtb.read_hits                    14276180                       # DTB read hits
system.cpu0.dtb.read_misses                     49315                       # DTB read misses
system.cpu0.dtb.write_hits                   10339289                       # DTB write hits
system.cpu0.dtb.write_misses                     7532                       # DTB write misses
system.cpu0.dtb.flush_tlb                         178                       # Number of times complete TLB was flushed
system.cpu0.dtb.flush_tlb_mva                     475                       # Number of times TLB was flushed by MVA
system.cpu0.dtb.flush_tlb_mva_asid                  0                       # Number of times TLB was flushed by MVA & ASID
system.cpu0.dtb.flush_tlb_asid                      0                       # Number of times TLB was flushed by ASID
system.cpu0.dtb.flush_entries                    3434                       # Number of entries that have been flushed from TLB
system.cpu0.dtb.align_faults                     1022                       # Number of TLB faults due to alignment restrictions
system.cpu0.dtb.prefetch_faults                  1284                       # Number of TLB faults due to prefetch
system.cpu0.dtb.domain_faults                       0                       # Number of TLB faults due to domain restrictions
system.cpu0.dtb.perms_faults                      561                       # Number of TLB faults due to permissions restrictions
system.cpu0.dtb.read_accesses                14325495                       # DTB read accesses
system.cpu0.dtb.write_accesses               10346821                       # DTB write accesses
system.cpu0.dtb.inst_accesses                       0                       # ITB inst accesses
system.cpu0.dtb.hits                         24615469                       # DTB hits
system.cpu0.dtb.misses                          56847                       # DTB misses
system.cpu0.dtb.accesses                     24672316                       # DTB accesses
system.cpu0.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu0.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu0.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu0.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu0.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu0.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu0.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu0.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu0.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu0.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu0.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu0.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu0.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu0.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu0.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu0.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu0.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu0.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu0.istage2_mmu.stage2_tlb.hits             0                       # DTB hits
system.cpu0.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu0.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu0.itb.inst_hits                    20541420                       # ITB inst hits
system.cpu0.itb.inst_misses                      9178                       # ITB inst misses
system.cpu0.itb.read_hits                           0                       # DTB read hits
system.cpu0.itb.read_misses                         0                       # DTB read misses
system.cpu0.itb.write_hits                          0                       # DTB write hits
system.cpu0.itb.write_misses                        0                       # DTB write misses
system.cpu0.itb.flush_tlb                         178                       # Number of times complete TLB was flushed
system.cpu0.itb.flush_tlb_mva                     475                       # Number of times TLB was flushed by MVA
system.cpu0.itb.flush_tlb_mva_asid                  0                       # Number of times TLB was flushed by MVA & ASID
system.cpu0.itb.flush_tlb_asid                      0                       # Number of times TLB was flushed by ASID
system.cpu0.itb.flush_entries                    2315                       # Number of entries that have been flushed from TLB
system.cpu0.itb.align_faults                        0                       # Number of TLB faults due to alignment restrictions
system.cpu0.itb.prefetch_faults                     0                       # Number of TLB faults due to prefetch
system.cpu0.itb.domain_faults                       0                       # Number of TLB faults due to domain restrictions
system.cpu0.itb.perms_faults                     1446                       # Number of TLB faults due to permissions restrictions
system.cpu0.itb.read_accesses                       0                       # DTB read accesses
system.cpu0.itb.write_accesses                      0                       # DTB write accesses
system.cpu0.itb.inst_accesses                20550598                       # ITB inst accesses
system.cpu0.itb.hits                         20541420                       # DTB hits
system.cpu0.itb.misses                           9178                       # DTB misses
system.cpu0.itb.accesses                     20550598                       # DTB accesses
system.cpu0.numCycles                       107861472                       # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted                     0                       # number of work items this cpu started
system.cpu0.numWorkItemsCompleted                   0                       # number of work items this cpu completed
system.cpu0.fetch.icacheStallCycles          40570754                       # Number of cycles fetch is stalled on an Icache miss
system.cpu0.fetch.Insts                     105629295                       # Number of instructions fetch has processed
system.cpu0.fetch.Branches                   27347795                       # Number of branches that fetch encountered
system.cpu0.fetch.predictedBranches          19644375                       # Number of branches that fetch has predicted taken
system.cpu0.fetch.Cycles                     61853082                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu0.fetch.SquashCycles                3245677                       # Number of cycles fetch has spent squashing
system.cpu0.fetch.TlbCycles                    138610                       # Number of cycles fetch has spent waiting for tlb
system.cpu0.fetch.MiscStallCycles                7043                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu0.fetch.PendingDrainCycles              456                       # Number of cycles fetch has spent waiting on pipes to drain
system.cpu0.fetch.PendingTrapStallCycles       740654                       # Number of stall cycles due to pending traps
system.cpu0.fetch.PendingQuiesceStallCycles       142990                       # Number of stall cycles due to pending quiesce instructions
system.cpu0.fetch.IcacheWaitRetryStallCycles          184                       # Number of stall cycles due to full MSHR
system.cpu0.fetch.CacheLines                 20540168                       # Number of cache lines fetched
system.cpu0.fetch.IcacheSquashes               376427                       # Number of outstanding Icache misses that were squashed
system.cpu0.fetch.ItlbSquashes                   3608                       # Number of outstanding ITLB misses that were squashed
system.cpu0.fetch.rateDist::samples         105076575                       # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::mean             1.207830                       # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::stdev            2.305137                       # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::0                75967097     72.30%     72.30% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::1                 3896975      3.71%     76.01% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::2                 2393426      2.28%     78.28% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::3                 8192788      7.80%     86.08% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::4                 1656267      1.58%     87.66% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::5                 1057275      1.01%     88.66% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::6                 6246218      5.94%     94.61% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::7                 1068490      1.02%     95.62% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::8                 4598039      4.38%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::total           105076575                       # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.branchRate                 0.253546                       # Number of branch fetches per cycle
system.cpu0.fetch.rate                       0.979305                       # Number of inst fetches per cycle
system.cpu0.decode.IdleCycles                27994294                       # Number of cycles decode is idle
system.cpu0.decode.BlockedCycles             58319975                       # Number of cycles decode is blocked
system.cpu0.decode.RunCycles                 15794569                       # Number of cycles decode is running
system.cpu0.decode.UnblockCycles              1493949                       # Number of cycles decode is unblocking
system.cpu0.decode.SquashCycles               1473513                       # Number of cycles decode is squashing
system.cpu0.decode.BranchResolved             1905038                       # Number of times decode resolved a branch
system.cpu0.decode.BranchMispred               151409                       # Number of times decode detected a branch misprediction
system.cpu0.decode.DecodedInsts              87407414                       # Number of instructions handled by decode
system.cpu0.decode.SquashedInsts               488746                       # Number of squashed instructions handled by decode
system.cpu0.rename.SquashCycles               1473513                       # Number of cycles rename is squashing
system.cpu0.rename.IdleCycles                28854924                       # Number of cycles rename is idle
system.cpu0.rename.BlockCycles                7818064                       # Number of cycles rename is blocking
system.cpu0.rename.serializeStallCycles      44554229                       # count of cycles rename stalled for serializing inst
system.cpu0.rename.RunCycles                 16415102                       # Number of cycles rename is running
system.cpu0.rename.UnblockCycles              5960455                       # Number of cycles rename is unblocking
system.cpu0.rename.RenamedInsts              83576128                       # Number of instructions processed by rename
system.cpu0.rename.ROBFullEvents                 2157                       # Number of times rename has blocked due to ROB full
system.cpu0.rename.IQFullEvents               1234281                       # Number of times rename has blocked due to IQ full
system.cpu0.rename.LQFullEvents                240945                       # Number of times rename has blocked due to LQ full
system.cpu0.rename.SQFullEvents               3763501                       # Number of times rename has blocked due to SQ full
system.cpu0.rename.RenamedOperands           86207701                       # Number of destination operands rename has renamed
system.cpu0.rename.RenameLookups            384903383                       # Number of register rename lookups that rename has made
system.cpu0.rename.int_rename_lookups        93172990                       # Number of integer rename lookups
system.cpu0.rename.fp_rename_lookups             5580                       # Number of floating rename lookups
system.cpu0.rename.CommittedMaps             72433922                       # Number of HB maps that are committed
system.cpu0.rename.UndoneMaps                13773763                       # Number of HB maps that are undone due to squashing
system.cpu0.rename.serializingInsts           1548068                       # count of serializing insts renamed
system.cpu0.rename.tempSerializingInsts       1453832                       # count of temporary serializing insts renamed
system.cpu0.rename.skidInsts                  8905153                       # count of insts added to the skid buffer
system.cpu0.memDep0.insertedLoads            15025647                       # Number of loads inserted to the mem dependence unit.
system.cpu0.memDep0.insertedStores           11465948                       # Number of stores inserted to the mem dependence unit.
system.cpu0.memDep0.conflictingLoads          1963626                       # Number of conflicting loads.
system.cpu0.memDep0.conflictingStores         2709003                       # Number of conflicting stores.
system.cpu0.iq.iqInstsAdded                  80419048                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu0.iq.iqNonSpecInstsAdded            1054429                       # Number of non-speculative instructions added to the IQ
system.cpu0.iq.iqInstsIssued                 77104069                       # Number of instructions issued
system.cpu0.iq.iqSquashedInstsIssued            91403                       # Number of squashed instructions issued
system.cpu0.iq.iqSquashedInstsExamined       10038631                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu0.iq.iqSquashedOperandsExamined     24749704                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu0.iq.iqSquashedNonSpecRemoved        115176                       # Number of squashed non-spec instructions that were removed
system.cpu0.iq.issued_per_cycle::samples    105076575                       # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::mean        0.733789                       # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::stdev       1.427784                       # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::0           74341292     70.75%     70.75% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::1           10185363      9.69%     80.44% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::2            7872852      7.49%     87.94% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::3            6575632      6.26%     94.19% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::4            2323435      2.21%     96.40% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::5            1484934      1.41%     97.82% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::6            1562160      1.49%     99.30% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::7             492520      0.47%     99.77% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::8             238387      0.23%    100.00% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::total      105076575                       # Number of insts issued each cycle
system.cpu0.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
system.cpu0.iq.fu_full::IntAlu                 112989      9.93%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::IntMult                     4      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::IntDiv                      0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::FloatAdd                    0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::FloatCmp                    0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::FloatCvt                    0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::FloatMult                   0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::FloatDiv                    0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::FloatSqrt                   0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdAdd                     0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdAddAcc                  0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdAlu                     0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdCmp                     0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdCvt                     0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdMisc                    0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdMult                    0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdMultAcc                 0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdShift                   0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdShiftAcc                0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdSqrt                    0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatAdd                0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatAlu                0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatCmp                0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatCvt                0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatDiv                0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatMisc               0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatMult               0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatMultAcc            0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::SimdFloatSqrt               0      0.00%      9.93% # attempts to use FU when none available
system.cpu0.iq.fu_full::MemRead                531745     46.73%     56.66% # attempts to use FU when none available
system.cpu0.iq.fu_full::MemWrite               493078     43.34%    100.00% # attempts to use FU when none available
system.cpu0.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
system.cpu0.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
system.cpu0.iq.FU_type_0::No_OpClass             2199      0.00%      0.00% # Type of FU issued
system.cpu0.iq.FU_type_0::IntAlu             51434902     66.71%     66.71% # Type of FU issued
system.cpu0.iq.FU_type_0::IntMult               57707      0.07%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::IntDiv                    0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::FloatAdd                  0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::FloatCmp                  0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::FloatCvt                  0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::FloatMult                 0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::FloatDiv                  0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::FloatSqrt                 0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdAdd                   0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdAddAcc                0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdAlu                   1      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdCmp                   0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdCvt                   0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdMisc                  1      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdMult                  0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdMultAcc               0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdShift                 0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdShiftAcc              0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdSqrt                  0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatAdd              0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatAlu              0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatCmp              0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatCvt              0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatDiv              0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatMisc          4464      0.01%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatMult             0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatMultAcc            7      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::SimdFloatSqrt             0      0.00%     66.79% # Type of FU issued
system.cpu0.iq.FU_type_0::MemRead            14679264     19.04%     85.83% # Type of FU issued
system.cpu0.iq.FU_type_0::MemWrite           10925524     14.17%    100.00% # Type of FU issued
system.cpu0.iq.FU_type_0::IprAccess                 0      0.00%    100.00% # Type of FU issued
system.cpu0.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
system.cpu0.iq.FU_type_0::total              77104069                       # Type of FU issued
system.cpu0.iq.rate                          0.714843                       # Inst issue rate
system.cpu0.iq.fu_busy_cnt                    1137816                       # FU busy when requested
system.cpu0.iq.fu_busy_rate                  0.014757                       # FU busy rate (busy events/executed inst)
system.cpu0.iq.int_inst_queue_reads         260501553                       # Number of integer instruction queue reads
system.cpu0.iq.int_inst_queue_writes         91556805                       # Number of integer instruction queue writes
system.cpu0.iq.int_inst_queue_wakeup_accesses     74656153                       # Number of integer instruction queue wakeup accesses
system.cpu0.iq.fp_inst_queue_reads              12379                       # Number of floating instruction queue reads
system.cpu0.iq.fp_inst_queue_writes              6497                       # Number of floating instruction queue writes
system.cpu0.iq.fp_inst_queue_wakeup_accesses         5408                       # Number of floating instruction queue wakeup accesses
system.cpu0.iq.int_alu_accesses              78233021                       # Number of integer alu accesses
system.cpu0.iq.fp_alu_accesses                   6665                       # Number of floating point alu accesses
system.cpu0.iew.lsq.thread0.forwLoads          345101                       # Number of loads that had data forwarded from stores
system.cpu0.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
system.cpu0.iew.lsq.thread0.squashedLoads      2206473                       # Number of loads squashed
system.cpu0.iew.lsq.thread0.ignoredResponses         2440                       # Number of memory responses ignored because the instruction is squashed
system.cpu0.iew.lsq.thread0.memOrderViolation        52158                       # Number of memory ordering violations
system.cpu0.iew.lsq.thread0.squashedStores      1126677                       # Number of stores squashed
system.cpu0.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
system.cpu0.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
system.cpu0.iew.lsq.thread0.rescheduledLoads       207379                       # Number of loads that were rescheduled
system.cpu0.iew.lsq.thread0.cacheBlocked       207346                       # Number of times an access to memory failed due to the cache being blocked
system.cpu0.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
system.cpu0.iew.iewSquashCycles               1473513                       # Number of cycles IEW is squashing
system.cpu0.iew.iewBlockCycles                5378839                       # Number of cycles IEW is blocking
system.cpu0.iew.iewUnblockCycles              2159961                       # Number of cycles IEW is unblocking
system.cpu0.iew.iewDispatchedInsts           81600157                       # Number of instructions dispatched to IQ
system.cpu0.iew.iewDispSquashedInsts           131532                       # Number of squashed instructions skipped by dispatch
system.cpu0.iew.iewDispLoadInsts             15025647                       # Number of dispatched load instructions
system.cpu0.iew.iewDispStoreInsts            11465948                       # Number of dispatched store instructions
system.cpu0.iew.iewDispNonSpecInsts            550941                       # Number of dispatched non-speculative instructions
system.cpu0.iew.iewIQFullEvents                 44144                       # Number of times the IQ has become full, causing a stall
system.cpu0.iew.iewLSQFullEvents              2103435                       # Number of times the LSQ has become full, causing a stall
system.cpu0.iew.memOrderViolationEvents         52158                       # Number of memory order violations
system.cpu0.iew.predictedTakenIncorrect        253796                       # Number of branches that were predicted taken incorrectly
system.cpu0.iew.predictedNotTakenIncorrect       219690                       # Number of branches that were predicted not taken incorrectly
system.cpu0.iew.branchMispredicts              473486                       # Number of branch mispredicts detected at execute
system.cpu0.iew.iewExecutedInsts             76500063                       # Number of executed instructions
system.cpu0.iew.iewExecLoadInsts             14443562                       # Number of load instructions executed
system.cpu0.iew.iewExecSquashedInsts           547275                       # Number of squashed instructions skipped in execute
system.cpu0.iew.exec_swp                            0                       # number of swp insts executed
system.cpu0.iew.exec_nop                       126680                       # number of nop insts executed
system.cpu0.iew.exec_refs                    25263883                       # number of memory reference insts executed
system.cpu0.iew.exec_branches                14430618                       # Number of branches executed
system.cpu0.iew.exec_stores                  10820321                       # Number of stores executed
system.cpu0.iew.exec_rate                    0.709244                       # Inst execution rate
system.cpu0.iew.wb_sent                      75840899                       # cumulative count of insts sent to commit
system.cpu0.iew.wb_count                     74661561                       # cumulative count of insts written-back
system.cpu0.iew.wb_producers                 38996929                       # num instructions producing a value
system.cpu0.iew.wb_consumers                 67640251                       # num instructions consuming a value
system.cpu0.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
system.cpu0.iew.wb_rate                      0.692199                       # insts written-back per cycle
system.cpu0.iew.wb_fanout                    0.576534                       # average fanout of values written-back
system.cpu0.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu0.commit.commitSquashedInsts       11313930                       # The number of squashed insts skipped by commit
system.cpu0.commit.commitNonSpecStalls         939253                       # The number of times commit has been forced to stall to communicate backwards
system.cpu0.commit.branchMispredicts           399962                       # The number of times a branch was mispredicted
system.cpu0.commit.committed_per_cycle::samples    102521377                       # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::mean     0.684763                       # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::stdev     1.574745                       # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::0     75202228     73.35%     73.35% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::1     12236708     11.94%     85.29% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::2      6265954      6.11%     91.40% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::3      2644751      2.58%     93.98% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::4      1294412      1.26%     95.24% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::5       834681      0.81%     96.06% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::6      1890114      1.84%     97.90% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::7       411979      0.40%     98.30% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::8      1740550      1.70%    100.00% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::total    102521377                       # Number of insts commited each cycle
system.cpu0.commit.committedInsts            57875239                       # Number of instructions committed
system.cpu0.commit.committedOps              70202859                       # Number of ops (including micro ops) committed
system.cpu0.commit.swp_count                        0                       # Number of s/w prefetches committed
system.cpu0.commit.refs                      23158445                       # Number of memory references committed
system.cpu0.commit.loads                     12819174                       # Number of loads committed
system.cpu0.commit.membars                     372518                       # Number of memory barriers committed
system.cpu0.commit.branches                  13646130                       # Number of branches committed
system.cpu0.commit.fp_insts                      5383                       # Number of committed floating point instructions.
system.cpu0.commit.int_insts                 61467682                       # Number of committed integer instructions.
system.cpu0.commit.function_calls             2657552                       # Number of function calls committed.
system.cpu0.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
system.cpu0.commit.op_class_0::IntAlu        46983958     66.93%     66.93% # Class of committed instruction
system.cpu0.commit.op_class_0::IntMult          55992      0.08%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::IntDiv               0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::FloatAdd             0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::FloatCmp             0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::FloatCvt             0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::FloatMult            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::FloatDiv             0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::FloatSqrt            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdAdd              0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdAddAcc            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdAlu              0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdCmp              0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdCvt              0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdMisc             0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdMult             0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdMultAcc            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdShift            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdShiftAcc            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdSqrt             0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatAdd            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatAlu            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatCmp            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatCvt            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatDiv            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatMisc         4464      0.01%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatMult            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatMultAcc            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::SimdFloatSqrt            0      0.00%     67.01% # Class of committed instruction
system.cpu0.commit.op_class_0::MemRead       12819174     18.26%     85.27% # Class of committed instruction
system.cpu0.commit.op_class_0::MemWrite      10339271     14.73%    100.00% # Class of committed instruction
system.cpu0.commit.op_class_0::IprAccess            0      0.00%    100.00% # Class of committed instruction
system.cpu0.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
system.cpu0.commit.op_class_0::total         70202859                       # Class of committed instruction
system.cpu0.commit.bw_lim_events              1740550                       # number cycles where commit BW limit reached
system.cpu0.commit.bw_limited                       0                       # number of insts not committed due to BW limits
system.cpu0.rob.rob_reads                   169629703                       # The number of ROB reads
system.cpu0.rob.rob_writes                  165592947                       # The number of ROB writes
system.cpu0.timesIdled                         399199                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu0.idleCycles                        2784897                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu0.quiesceCycles                  2442098527                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
system.cpu0.committedInsts                   57803575                       # Number of Instructions Simulated
system.cpu0.committedOps                     70131195                       # Number of Ops (including micro ops) Simulated
system.cpu0.cpi                              1.866000                       # CPI: Cycles Per Instruction
system.cpu0.cpi_total                        1.866000                       # CPI: Total CPI of All Threads
system.cpu0.ipc                              0.535906                       # IPC: Instructions Per Cycle
system.cpu0.ipc_total                        0.535906                       # IPC: Total IPC of All Threads
system.cpu0.int_regfile_reads                83223669                       # number of integer regfile reads
system.cpu0.int_regfile_writes               47570918                       # number of integer regfile writes
system.cpu0.fp_regfile_reads                    16180                       # number of floating regfile reads
system.cpu0.fp_regfile_writes                   12936                       # number of floating regfile writes
system.cpu0.cc_regfile_reads                270428616                       # number of cc regfile reads
system.cpu0.cc_regfile_writes                28197078                       # number of cc regfile writes
system.cpu0.misc_regfile_reads              191501099                       # number of misc regfile reads
system.cpu0.misc_regfile_writes                720417                       # number of misc regfile writes
system.cpu0.dcache.tags.replacements           852560                       # number of replacements
system.cpu0.dcache.tags.tagsinuse          511.984422                       # Cycle average of tags in use
system.cpu0.dcache.tags.total_refs           42511963                       # Total number of references to valid blocks.
system.cpu0.dcache.tags.sampled_refs           853072                       # Sample count of references to valid blocks.
system.cpu0.dcache.tags.avg_refs            49.833968                       # Average number of references to valid blocks.
system.cpu0.dcache.tags.warmup_cycle         91705250                       # Cycle when the warmup percentage was hit.
system.cpu0.dcache.tags.occ_blocks::cpu0.data   328.271130                       # Average occupied blocks per requestor
system.cpu0.dcache.tags.occ_blocks::cpu1.data   183.713292                       # Average occupied blocks per requestor
system.cpu0.dcache.tags.occ_percent::cpu0.data     0.641155                       # Average percentage of cache occupancy
system.cpu0.dcache.tags.occ_percent::cpu1.data     0.358815                       # Average percentage of cache occupancy
system.cpu0.dcache.tags.occ_percent::total     0.999970                       # Average percentage of cache occupancy
system.cpu0.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
system.cpu0.dcache.tags.age_task_id_blocks_1024::0          188                       # Occupied blocks per task id
system.cpu0.dcache.tags.age_task_id_blocks_1024::1          305                       # Occupied blocks per task id
system.cpu0.dcache.tags.age_task_id_blocks_1024::2           19                       # Occupied blocks per task id
system.cpu0.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu0.dcache.tags.tag_accesses        189853089                       # Number of tag accesses
system.cpu0.dcache.tags.data_accesses       189853089                       # Number of data accesses
system.cpu0.dcache.ReadReq_hits::cpu0.data     12598830                       # number of ReadReq hits
system.cpu0.dcache.ReadReq_hits::cpu1.data     12738851                       # number of ReadReq hits
system.cpu0.dcache.ReadReq_hits::total       25337681                       # number of ReadReq hits
system.cpu0.dcache.WriteReq_hits::cpu0.data      7730207                       # number of WriteReq hits
system.cpu0.dcache.WriteReq_hits::cpu1.data      8172441                       # number of WriteReq hits
system.cpu0.dcache.WriteReq_hits::total      15902648                       # number of WriteReq hits
system.cpu0.dcache.SoftPFReq_hits::cpu0.data       180909                       # number of SoftPFReq hits
system.cpu0.dcache.SoftPFReq_hits::cpu1.data       181454                       # number of SoftPFReq hits
system.cpu0.dcache.SoftPFReq_hits::total       362363                       # number of SoftPFReq hits
system.cpu0.dcache.LoadLockedReq_hits::cpu0.data       207827                       # number of LoadLockedReq hits
system.cpu0.dcache.LoadLockedReq_hits::cpu1.data       238877                       # number of LoadLockedReq hits
system.cpu0.dcache.LoadLockedReq_hits::total       446704                       # number of LoadLockedReq hits
system.cpu0.dcache.StoreCondReq_hits::cpu0.data       213772                       # number of StoreCondReq hits
system.cpu0.dcache.StoreCondReq_hits::cpu1.data       245645                       # number of StoreCondReq hits
system.cpu0.dcache.StoreCondReq_hits::total       459417                       # number of StoreCondReq hits
system.cpu0.dcache.demand_hits::cpu0.data     20329037                       # number of demand (read+write) hits
system.cpu0.dcache.demand_hits::cpu1.data     20911292                       # number of demand (read+write) hits
system.cpu0.dcache.demand_hits::total        41240329                       # number of demand (read+write) hits
system.cpu0.dcache.overall_hits::cpu0.data     20509946                       # number of overall hits
system.cpu0.dcache.overall_hits::cpu1.data     21092746                       # number of overall hits
system.cpu0.dcache.overall_hits::total       41602692                       # number of overall hits
system.cpu0.dcache.ReadReq_misses::cpu0.data       422442                       # number of ReadReq misses
system.cpu0.dcache.ReadReq_misses::cpu1.data       405866                       # number of ReadReq misses
system.cpu0.dcache.ReadReq_misses::total       828308                       # number of ReadReq misses
system.cpu0.dcache.WriteReq_misses::cpu0.data      1913785                       # number of WriteReq misses
system.cpu0.dcache.WriteReq_misses::cpu1.data      1789558                       # number of WriteReq misses
system.cpu0.dcache.WriteReq_misses::total      3703343                       # number of WriteReq misses
system.cpu0.dcache.SoftPFReq_misses::cpu0.data        96940                       # number of SoftPFReq misses
system.cpu0.dcache.SoftPFReq_misses::cpu1.data        84905                       # number of SoftPFReq misses
system.cpu0.dcache.SoftPFReq_misses::total       181845                       # number of SoftPFReq misses
system.cpu0.dcache.LoadLockedReq_misses::cpu0.data        13431                       # number of LoadLockedReq misses
system.cpu0.dcache.LoadLockedReq_misses::cpu1.data        14182                       # number of LoadLockedReq misses
system.cpu0.dcache.LoadLockedReq_misses::total        27613                       # number of LoadLockedReq misses
system.cpu0.dcache.StoreCondReq_misses::cpu0.data           28                       # number of StoreCondReq misses
system.cpu0.dcache.StoreCondReq_misses::cpu1.data           49                       # number of StoreCondReq misses
system.cpu0.dcache.StoreCondReq_misses::total           77                       # number of StoreCondReq misses
system.cpu0.dcache.demand_misses::cpu0.data      2336227                       # number of demand (read+write) misses
system.cpu0.dcache.demand_misses::cpu1.data      2195424                       # number of demand (read+write) misses
system.cpu0.dcache.demand_misses::total       4531651                       # number of demand (read+write) misses
system.cpu0.dcache.overall_misses::cpu0.data      2433167                       # number of overall misses
system.cpu0.dcache.overall_misses::cpu1.data      2280329                       # number of overall misses
system.cpu0.dcache.overall_misses::total      4713496                       # number of overall misses
system.cpu0.dcache.ReadReq_miss_latency::cpu0.data   7006933211                       # number of ReadReq miss cycles
system.cpu0.dcache.ReadReq_miss_latency::cpu1.data   6629197868                       # number of ReadReq miss cycles
system.cpu0.dcache.ReadReq_miss_latency::total  13636131079                       # number of ReadReq miss cycles
system.cpu0.dcache.WriteReq_miss_latency::cpu0.data  84645436904                       # number of WriteReq miss cycles
system.cpu0.dcache.WriteReq_miss_latency::cpu1.data  74845310131                       # number of WriteReq miss cycles
system.cpu0.dcache.WriteReq_miss_latency::total 159490747035                       # number of WriteReq miss cycles
system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data    183007245                       # number of LoadLockedReq miss cycles
system.cpu0.dcache.LoadLockedReq_miss_latency::cpu1.data    209517243                       # number of LoadLockedReq miss cycles
system.cpu0.dcache.LoadLockedReq_miss_latency::total    392524488                       # number of LoadLockedReq miss cycles
system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data       467508                       # number of StoreCondReq miss cycles
system.cpu0.dcache.StoreCondReq_miss_latency::cpu1.data       867018                       # number of StoreCondReq miss cycles
system.cpu0.dcache.StoreCondReq_miss_latency::total      1334526                       # number of StoreCondReq miss cycles
system.cpu0.dcache.demand_miss_latency::cpu0.data  91652370115                       # number of demand (read+write) miss cycles
system.cpu0.dcache.demand_miss_latency::cpu1.data  81474507999                       # number of demand (read+write) miss cycles
system.cpu0.dcache.demand_miss_latency::total 173126878114                       # number of demand (read+write) miss cycles
system.cpu0.dcache.overall_miss_latency::cpu0.data  91652370115                       # number of overall miss cycles
system.cpu0.dcache.overall_miss_latency::cpu1.data  81474507999                       # number of overall miss cycles
system.cpu0.dcache.overall_miss_latency::total 173126878114                       # number of overall miss cycles
system.cpu0.dcache.ReadReq_accesses::cpu0.data     13021272                       # number of ReadReq accesses(hits+misses)
system.cpu0.dcache.ReadReq_accesses::cpu1.data     13144717                       # number of ReadReq accesses(hits+misses)
system.cpu0.dcache.ReadReq_accesses::total     26165989                       # number of ReadReq accesses(hits+misses)
system.cpu0.dcache.WriteReq_accesses::cpu0.data      9643992                       # number of WriteReq accesses(hits+misses)
system.cpu0.dcache.WriteReq_accesses::cpu1.data      9961999                       # number of WriteReq accesses(hits+misses)
system.cpu0.dcache.WriteReq_accesses::total     19605991                       # number of WriteReq accesses(hits+misses)
system.cpu0.dcache.SoftPFReq_accesses::cpu0.data       277849                       # number of SoftPFReq accesses(hits+misses)
system.cpu0.dcache.SoftPFReq_accesses::cpu1.data       266359                       # number of SoftPFReq accesses(hits+misses)
system.cpu0.dcache.SoftPFReq_accesses::total       544208                       # number of SoftPFReq accesses(hits+misses)
system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data       221258                       # number of LoadLockedReq accesses(hits+misses)
system.cpu0.dcache.LoadLockedReq_accesses::cpu1.data       253059                       # number of LoadLockedReq accesses(hits+misses)
system.cpu0.dcache.LoadLockedReq_accesses::total       474317                       # number of LoadLockedReq accesses(hits+misses)
system.cpu0.dcache.StoreCondReq_accesses::cpu0.data       213800                       # number of StoreCondReq accesses(hits+misses)
system.cpu0.dcache.StoreCondReq_accesses::cpu1.data       245694                       # number of StoreCondReq accesses(hits+misses)
system.cpu0.dcache.StoreCondReq_accesses::total       459494                       # number of StoreCondReq accesses(hits+misses)
system.cpu0.dcache.demand_accesses::cpu0.data     22665264                       # number of demand (read+write) accesses
system.cpu0.dcache.demand_accesses::cpu1.data     23106716                       # number of demand (read+write) accesses
system.cpu0.dcache.demand_accesses::total     45771980                       # number of demand (read+write) accesses
system.cpu0.dcache.overall_accesses::cpu0.data     22943113                       # number of overall (read+write) accesses
system.cpu0.dcache.overall_accesses::cpu1.data     23373075                       # number of overall (read+write) accesses
system.cpu0.dcache.overall_accesses::total     46316188                       # number of overall (read+write) accesses
system.cpu0.dcache.ReadReq_miss_rate::cpu0.data     0.032442                       # miss rate for ReadReq accesses
system.cpu0.dcache.ReadReq_miss_rate::cpu1.data     0.030877                       # miss rate for ReadReq accesses
system.cpu0.dcache.ReadReq_miss_rate::total     0.031656                       # miss rate for ReadReq accesses
system.cpu0.dcache.WriteReq_miss_rate::cpu0.data     0.198443                       # miss rate for WriteReq accesses
system.cpu0.dcache.WriteReq_miss_rate::cpu1.data     0.179638                       # miss rate for WriteReq accesses
system.cpu0.dcache.WriteReq_miss_rate::total     0.188888                       # miss rate for WriteReq accesses
system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data     0.348895                       # miss rate for SoftPFReq accesses
system.cpu0.dcache.SoftPFReq_miss_rate::cpu1.data     0.318762                       # miss rate for SoftPFReq accesses
system.cpu0.dcache.SoftPFReq_miss_rate::total     0.334146                       # miss rate for SoftPFReq accesses
system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data     0.060703                       # miss rate for LoadLockedReq accesses
system.cpu0.dcache.LoadLockedReq_miss_rate::cpu1.data     0.056042                       # miss rate for LoadLockedReq accesses
system.cpu0.dcache.LoadLockedReq_miss_rate::total     0.058216                       # miss rate for LoadLockedReq accesses
system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data     0.000131                       # miss rate for StoreCondReq accesses
system.cpu0.dcache.StoreCondReq_miss_rate::cpu1.data     0.000199                       # miss rate for StoreCondReq accesses
system.cpu0.dcache.StoreCondReq_miss_rate::total     0.000168                       # miss rate for StoreCondReq accesses
system.cpu0.dcache.demand_miss_rate::cpu0.data     0.103075                       # miss rate for demand accesses
system.cpu0.dcache.demand_miss_rate::cpu1.data     0.095012                       # miss rate for demand accesses
system.cpu0.dcache.demand_miss_rate::total     0.099005                       # miss rate for demand accesses
system.cpu0.dcache.overall_miss_rate::cpu0.data     0.106052                       # miss rate for overall accesses
system.cpu0.dcache.overall_miss_rate::cpu1.data     0.097562                       # miss rate for overall accesses
system.cpu0.dcache.overall_miss_rate::total     0.101768                       # miss rate for overall accesses
system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 16586.734300                       # average ReadReq miss latency
system.cpu0.dcache.ReadReq_avg_miss_latency::cpu1.data 16333.464414                       # average ReadReq miss latency
system.cpu0.dcache.ReadReq_avg_miss_latency::total 16462.633560                       # average ReadReq miss latency
system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 44229.334488                       # average WriteReq miss latency
system.cpu0.dcache.WriteReq_avg_miss_latency::cpu1.data 41823.349749                       # average WriteReq miss latency
system.cpu0.dcache.WriteReq_avg_miss_latency::total 43066.695965                       # average WriteReq miss latency
system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 13625.734867                       # average LoadLockedReq miss latency
system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 14773.462347                       # average LoadLockedReq miss latency
system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 14215.206171                       # average LoadLockedReq miss latency
system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 16696.714286                       # average StoreCondReq miss latency
system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu1.data 17694.244898                       # average StoreCondReq miss latency
system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 17331.506494                       # average StoreCondReq miss latency
system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 39230.935228                       # average overall miss latency
system.cpu0.dcache.demand_avg_miss_latency::cpu1.data 37111.058273                       # average overall miss latency
system.cpu0.dcache.demand_avg_miss_latency::total 38203.930116                       # average overall miss latency
system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 37667.932417                       # average overall miss latency
system.cpu0.dcache.overall_avg_miss_latency::cpu1.data 35729.277661                       # average overall miss latency
system.cpu0.dcache.overall_avg_miss_latency::total 36730.036074                       # average overall miss latency
system.cpu0.dcache.blocked_cycles::no_mshrs      1114371                       # number of cycles access was blocked
system.cpu0.dcache.blocked_cycles::no_targets       157529                       # number of cycles access was blocked
system.cpu0.dcache.blocked::no_mshrs            70035                       # number of cycles access was blocked
system.cpu0.dcache.blocked::no_targets           2409                       # number of cycles access was blocked
system.cpu0.dcache.avg_blocked_cycles::no_mshrs    15.911630                       # average number of cycles each access was blocked
system.cpu0.dcache.avg_blocked_cycles::no_targets    65.391864                       # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes                      0                       # number of fast writes performed
system.cpu0.dcache.cache_copies                     0                       # number of cache copies performed
system.cpu0.dcache.writebacks::writebacks       703475                       # number of writebacks
system.cpu0.dcache.writebacks::total           703475                       # number of writebacks
system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data       210719                       # number of ReadReq MSHR hits
system.cpu0.dcache.ReadReq_mshr_hits::cpu1.data       192078                       # number of ReadReq MSHR hits
system.cpu0.dcache.ReadReq_mshr_hits::total       402797                       # number of ReadReq MSHR hits
system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data      1759982                       # number of WriteReq MSHR hits
system.cpu0.dcache.WriteReq_mshr_hits::cpu1.data      1643688                       # number of WriteReq MSHR hits
system.cpu0.dcache.WriteReq_mshr_hits::total      3403670                       # number of WriteReq MSHR hits
system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data         9497                       # number of LoadLockedReq MSHR hits
system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu1.data         9002                       # number of LoadLockedReq MSHR hits
system.cpu0.dcache.LoadLockedReq_mshr_hits::total        18499                       # number of LoadLockedReq MSHR hits
system.cpu0.dcache.demand_mshr_hits::cpu0.data      1970701                       # number of demand (read+write) MSHR hits
system.cpu0.dcache.demand_mshr_hits::cpu1.data      1835766                       # number of demand (read+write) MSHR hits
system.cpu0.dcache.demand_mshr_hits::total      3806467                       # number of demand (read+write) MSHR hits
system.cpu0.dcache.overall_mshr_hits::cpu0.data      1970701                       # number of overall MSHR hits
system.cpu0.dcache.overall_mshr_hits::cpu1.data      1835766                       # number of overall MSHR hits
system.cpu0.dcache.overall_mshr_hits::total      3806467                       # number of overall MSHR hits
system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data       211723                       # number of ReadReq MSHR misses
system.cpu0.dcache.ReadReq_mshr_misses::cpu1.data       213788                       # number of ReadReq MSHR misses
system.cpu0.dcache.ReadReq_mshr_misses::total       425511                       # number of ReadReq MSHR misses
system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data       153803                       # number of WriteReq MSHR misses
system.cpu0.dcache.WriteReq_mshr_misses::cpu1.data       145870                       # number of WriteReq MSHR misses
system.cpu0.dcache.WriteReq_mshr_misses::total       299673                       # number of WriteReq MSHR misses
system.cpu0.dcache.SoftPFReq_mshr_misses::cpu0.data        63434                       # number of SoftPFReq MSHR misses
system.cpu0.dcache.SoftPFReq_mshr_misses::cpu1.data        58205                       # number of SoftPFReq MSHR misses
system.cpu0.dcache.SoftPFReq_mshr_misses::total       121639                       # number of SoftPFReq MSHR misses
system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data         3934                       # number of LoadLockedReq MSHR misses
system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu1.data         5180                       # number of LoadLockedReq MSHR misses
system.cpu0.dcache.LoadLockedReq_mshr_misses::total         9114                       # number of LoadLockedReq MSHR misses
system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data           28                       # number of StoreCondReq MSHR misses
system.cpu0.dcache.StoreCondReq_mshr_misses::cpu1.data           49                       # number of StoreCondReq MSHR misses
system.cpu0.dcache.StoreCondReq_mshr_misses::total           77                       # number of StoreCondReq MSHR misses
system.cpu0.dcache.demand_mshr_misses::cpu0.data       365526                       # number of demand (read+write) MSHR misses
system.cpu0.dcache.demand_mshr_misses::cpu1.data       359658                       # number of demand (read+write) MSHR misses
system.cpu0.dcache.demand_mshr_misses::total       725184                       # number of demand (read+write) MSHR misses
system.cpu0.dcache.overall_mshr_misses::cpu0.data       428960                       # number of overall MSHR misses
system.cpu0.dcache.overall_mshr_misses::cpu1.data       417863                       # number of overall MSHR misses
system.cpu0.dcache.overall_mshr_misses::total       846823                       # number of overall MSHR misses
system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data   2861079610                       # number of ReadReq MSHR miss cycles
system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu1.data   2922012934                       # number of ReadReq MSHR miss cycles
system.cpu0.dcache.ReadReq_mshr_miss_latency::total   5783092544                       # number of ReadReq MSHR miss cycles
system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data   6787467590                       # number of WriteReq MSHR miss cycles
system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu1.data   6168731905                       # number of WriteReq MSHR miss cycles
system.cpu0.dcache.WriteReq_mshr_miss_latency::total  12956199495                       # number of WriteReq MSHR miss cycles
system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu0.data    979909505                       # number of SoftPFReq MSHR miss cycles
system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu1.data    899145507                       # number of SoftPFReq MSHR miss cycles
system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total   1879055012                       # number of SoftPFReq MSHR miss cycles
system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data     46870501                       # number of LoadLockedReq MSHR miss cycles
system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data     79520003                       # number of LoadLockedReq MSHR miss cycles
system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total    126390504                       # number of LoadLockedReq MSHR miss cycles
system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data       411492                       # number of StoreCondReq MSHR miss cycles
system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu1.data       768982                       # number of StoreCondReq MSHR miss cycles
system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total      1180474                       # number of StoreCondReq MSHR miss cycles
system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data   9648547200                       # number of demand (read+write) MSHR miss cycles
system.cpu0.dcache.demand_mshr_miss_latency::cpu1.data   9090744839                       # number of demand (read+write) MSHR miss cycles
system.cpu0.dcache.demand_mshr_miss_latency::total  18739292039                       # number of demand (read+write) MSHR miss cycles
system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data  10628456705                       # number of overall MSHR miss cycles
system.cpu0.dcache.overall_mshr_miss_latency::cpu1.data   9989890346                       # number of overall MSHR miss cycles
system.cpu0.dcache.overall_mshr_miss_latency::total  20618347051                       # number of overall MSHR miss cycles
system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data   3173952500                       # number of ReadReq MSHR uncacheable cycles
system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data   2610543001                       # number of ReadReq MSHR uncacheable cycles
system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total   5784495501                       # number of ReadReq MSHR uncacheable cycles
system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data   2430739877                       # number of WriteReq MSHR uncacheable cycles
system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data   2005307000                       # number of WriteReq MSHR uncacheable cycles
system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total   4436046877                       # number of WriteReq MSHR uncacheable cycles
system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data   5604692377                       # number of overall MSHR uncacheable cycles
system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu1.data   4615850001                       # number of overall MSHR uncacheable cycles
system.cpu0.dcache.overall_mshr_uncacheable_latency::total  10220542378                       # number of overall MSHR uncacheable cycles
system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data     0.016260                       # mshr miss rate for ReadReq accesses
system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu1.data     0.016264                       # mshr miss rate for ReadReq accesses
system.cpu0.dcache.ReadReq_mshr_miss_rate::total     0.016262                       # mshr miss rate for ReadReq accesses
system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data     0.015948                       # mshr miss rate for WriteReq accesses
system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu1.data     0.014643                       # mshr miss rate for WriteReq accesses
system.cpu0.dcache.WriteReq_mshr_miss_rate::total     0.015285                       # mshr miss rate for WriteReq accesses
system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu0.data     0.228304                       # mshr miss rate for SoftPFReq accesses
system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu1.data     0.218521                       # mshr miss rate for SoftPFReq accesses
system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total     0.223516                       # mshr miss rate for SoftPFReq accesses
system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data     0.017780                       # mshr miss rate for LoadLockedReq accesses
system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data     0.020470                       # mshr miss rate for LoadLockedReq accesses
system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total     0.019215                       # mshr miss rate for LoadLockedReq accesses
system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data     0.000131                       # mshr miss rate for StoreCondReq accesses
system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu1.data     0.000199                       # mshr miss rate for StoreCondReq accesses
system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total     0.000168                       # mshr miss rate for StoreCondReq accesses
system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data     0.016127                       # mshr miss rate for demand accesses
system.cpu0.dcache.demand_mshr_miss_rate::cpu1.data     0.015565                       # mshr miss rate for demand accesses
system.cpu0.dcache.demand_mshr_miss_rate::total     0.015843                       # mshr miss rate for demand accesses
system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data     0.018697                       # mshr miss rate for overall accesses
system.cpu0.dcache.overall_mshr_miss_rate::cpu1.data     0.017878                       # mshr miss rate for overall accesses
system.cpu0.dcache.overall_mshr_miss_rate::total     0.018284                       # mshr miss rate for overall accesses
system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 13513.315086                       # average ReadReq mshr miss latency
system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 13667.806116                       # average ReadReq mshr miss latency
system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 13590.935473                       # average ReadReq mshr miss latency
system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 44130.918058                       # average WriteReq mshr miss latency
system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 42289.243196                       # average WriteReq mshr miss latency
system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 43234.457208                       # average WriteReq mshr miss latency
system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu0.data 15447.701627                       # average SoftPFReq mshr miss latency
system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 15447.908376                       # average SoftPFReq mshr miss latency
system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 15447.800557                       # average SoftPFReq mshr miss latency
system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 11914.209710                       # average LoadLockedReq mshr miss latency
system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 15351.351931                       # average LoadLockedReq mshr miss latency
system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 13867.731402                       # average LoadLockedReq mshr miss latency
system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 14696.142857                       # average StoreCondReq mshr miss latency
system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 15693.510204                       # average StoreCondReq mshr miss latency
system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 15330.831169                       # average StoreCondReq mshr miss latency
system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 26396.336239                       # average overall mshr miss latency
system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu1.data 25276.081274                       # average overall mshr miss latency
system.cpu0.dcache.demand_avg_mshr_miss_latency::total 25840.741162                       # average overall mshr miss latency
system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 24777.267589                       # average overall mshr miss latency
system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu1.data 23907.094780                       # average overall mshr miss latency
system.cpu0.dcache.overall_avg_mshr_miss_latency::total 24347.882676                       # average overall mshr miss latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average ReadReq mshr uncacheable latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average ReadReq mshr uncacheable latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average WriteReq mshr uncacheable latency
system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average WriteReq mshr uncacheable latency
system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average overall mshr uncacheable latency
system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average overall mshr uncacheable latency
system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
system.cpu0.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu0.icache.tags.replacements          1944459                       # number of replacements
system.cpu0.icache.tags.tagsinuse          511.580154                       # Cycle average of tags in use
system.cpu0.icache.tags.total_refs           39104715                       # Total number of references to valid blocks.
system.cpu0.icache.tags.sampled_refs          1944971                       # Sample count of references to valid blocks.
system.cpu0.icache.tags.avg_refs            20.105552                       # Average number of references to valid blocks.
system.cpu0.icache.tags.warmup_cycle       9481344250                       # Cycle when the warmup percentage was hit.
system.cpu0.icache.tags.occ_blocks::cpu0.inst   279.534125                       # Average occupied blocks per requestor
system.cpu0.icache.tags.occ_blocks::cpu1.inst   232.046029                       # Average occupied blocks per requestor
system.cpu0.icache.tags.occ_percent::cpu0.inst     0.545965                       # Average percentage of cache occupancy
system.cpu0.icache.tags.occ_percent::cpu1.inst     0.453215                       # Average percentage of cache occupancy
system.cpu0.icache.tags.occ_percent::total     0.999180                       # Average percentage of cache occupancy
system.cpu0.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
system.cpu0.icache.tags.age_task_id_blocks_1024::0          125                       # Occupied blocks per task id
system.cpu0.icache.tags.age_task_id_blocks_1024::1          229                       # Occupied blocks per task id
system.cpu0.icache.tags.age_task_id_blocks_1024::2          156                       # Occupied blocks per task id
system.cpu0.icache.tags.age_task_id_blocks_1024::3            2                       # Occupied blocks per task id
system.cpu0.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu0.icache.tags.tag_accesses         43134734                       # Number of tag accesses
system.cpu0.icache.tags.data_accesses        43134734                       # Number of data accesses
system.cpu0.icache.ReadReq_hits::cpu0.inst     19500172                       # number of ReadReq hits
system.cpu0.icache.ReadReq_hits::cpu1.inst     19604543                       # number of ReadReq hits
system.cpu0.icache.ReadReq_hits::total       39104715                       # number of ReadReq hits
system.cpu0.icache.demand_hits::cpu0.inst     19500172                       # number of demand (read+write) hits
system.cpu0.icache.demand_hits::cpu1.inst     19604543                       # number of demand (read+write) hits
system.cpu0.icache.demand_hits::total        39104715                       # number of demand (read+write) hits
system.cpu0.icache.overall_hits::cpu0.inst     19500172                       # number of overall hits
system.cpu0.icache.overall_hits::cpu1.inst     19604543                       # number of overall hits
system.cpu0.icache.overall_hits::total       39104715                       # number of overall hits
system.cpu0.icache.ReadReq_misses::cpu0.inst      1039333                       # number of ReadReq misses
system.cpu0.icache.ReadReq_misses::cpu1.inst      1045617                       # number of ReadReq misses
system.cpu0.icache.ReadReq_misses::total      2084950                       # number of ReadReq misses
system.cpu0.icache.demand_misses::cpu0.inst      1039333                       # number of demand (read+write) misses
system.cpu0.icache.demand_misses::cpu1.inst      1045617                       # number of demand (read+write) misses
system.cpu0.icache.demand_misses::total       2084950                       # number of demand (read+write) misses
system.cpu0.icache.overall_misses::cpu0.inst      1039333                       # number of overall misses
system.cpu0.icache.overall_misses::cpu1.inst      1045617                       # number of overall misses
system.cpu0.icache.overall_misses::total      2084950                       # number of overall misses
system.cpu0.icache.ReadReq_miss_latency::cpu0.inst  14213949952                       # number of ReadReq miss cycles
system.cpu0.icache.ReadReq_miss_latency::cpu1.inst  14204519409                       # number of ReadReq miss cycles
system.cpu0.icache.ReadReq_miss_latency::total  28418469361                       # number of ReadReq miss cycles
system.cpu0.icache.demand_miss_latency::cpu0.inst  14213949952                       # number of demand (read+write) miss cycles
system.cpu0.icache.demand_miss_latency::cpu1.inst  14204519409                       # number of demand (read+write) miss cycles
system.cpu0.icache.demand_miss_latency::total  28418469361                       # number of demand (read+write) miss cycles
system.cpu0.icache.overall_miss_latency::cpu0.inst  14213949952                       # number of overall miss cycles
system.cpu0.icache.overall_miss_latency::cpu1.inst  14204519409                       # number of overall miss cycles
system.cpu0.icache.overall_miss_latency::total  28418469361                       # number of overall miss cycles
system.cpu0.icache.ReadReq_accesses::cpu0.inst     20539505                       # number of ReadReq accesses(hits+misses)
system.cpu0.icache.ReadReq_accesses::cpu1.inst     20650160                       # number of ReadReq accesses(hits+misses)
system.cpu0.icache.ReadReq_accesses::total     41189665                       # number of ReadReq accesses(hits+misses)
system.cpu0.icache.demand_accesses::cpu0.inst     20539505                       # number of demand (read+write) accesses
system.cpu0.icache.demand_accesses::cpu1.inst     20650160                       # number of demand (read+write) accesses
system.cpu0.icache.demand_accesses::total     41189665                       # number of demand (read+write) accesses
system.cpu0.icache.overall_accesses::cpu0.inst     20539505                       # number of overall (read+write) accesses
system.cpu0.icache.overall_accesses::cpu1.inst     20650160                       # number of overall (read+write) accesses
system.cpu0.icache.overall_accesses::total     41189665                       # number of overall (read+write) accesses
system.cpu0.icache.ReadReq_miss_rate::cpu0.inst     0.050602                       # miss rate for ReadReq accesses
system.cpu0.icache.ReadReq_miss_rate::cpu1.inst     0.050635                       # miss rate for ReadReq accesses
system.cpu0.icache.ReadReq_miss_rate::total     0.050618                       # miss rate for ReadReq accesses
system.cpu0.icache.demand_miss_rate::cpu0.inst     0.050602                       # miss rate for demand accesses
system.cpu0.icache.demand_miss_rate::cpu1.inst     0.050635                       # miss rate for demand accesses
system.cpu0.icache.demand_miss_rate::total     0.050618                       # miss rate for demand accesses
system.cpu0.icache.overall_miss_rate::cpu0.inst     0.050602                       # miss rate for overall accesses
system.cpu0.icache.overall_miss_rate::cpu1.inst     0.050635                       # miss rate for overall accesses
system.cpu0.icache.overall_miss_rate::total     0.050618                       # miss rate for overall accesses
system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13676.030639                       # average ReadReq miss latency
system.cpu0.icache.ReadReq_avg_miss_latency::cpu1.inst 13584.820646                       # average ReadReq miss latency
system.cpu0.icache.ReadReq_avg_miss_latency::total 13630.288190                       # average ReadReq miss latency
system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13676.030639                       # average overall miss latency
system.cpu0.icache.demand_avg_miss_latency::cpu1.inst 13584.820646                       # average overall miss latency
system.cpu0.icache.demand_avg_miss_latency::total 13630.288190                       # average overall miss latency
system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13676.030639                       # average overall miss latency
system.cpu0.icache.overall_avg_miss_latency::cpu1.inst 13584.820646                       # average overall miss latency
system.cpu0.icache.overall_avg_miss_latency::total 13630.288190                       # average overall miss latency
system.cpu0.icache.blocked_cycles::no_mshrs         9244                       # number of cycles access was blocked
system.cpu0.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu0.icache.blocked::no_mshrs              502                       # number of cycles access was blocked
system.cpu0.icache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu0.icache.avg_blocked_cycles::no_mshrs    18.414343                       # average number of cycles each access was blocked
system.cpu0.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu0.icache.fast_writes                      0                       # number of fast writes performed
system.cpu0.icache.cache_copies                     0                       # number of cache copies performed
system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst        69295                       # number of ReadReq MSHR hits
system.cpu0.icache.ReadReq_mshr_hits::cpu1.inst        70585                       # number of ReadReq MSHR hits
system.cpu0.icache.ReadReq_mshr_hits::total       139880                       # number of ReadReq MSHR hits
system.cpu0.icache.demand_mshr_hits::cpu0.inst        69295                       # number of demand (read+write) MSHR hits
system.cpu0.icache.demand_mshr_hits::cpu1.inst        70585                       # number of demand (read+write) MSHR hits
system.cpu0.icache.demand_mshr_hits::total       139880                       # number of demand (read+write) MSHR hits
system.cpu0.icache.overall_mshr_hits::cpu0.inst        69295                       # number of overall MSHR hits
system.cpu0.icache.overall_mshr_hits::cpu1.inst        70585                       # number of overall MSHR hits
system.cpu0.icache.overall_mshr_hits::total       139880                       # number of overall MSHR hits
system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst       970038                       # number of ReadReq MSHR misses
system.cpu0.icache.ReadReq_mshr_misses::cpu1.inst       975032                       # number of ReadReq MSHR misses
system.cpu0.icache.ReadReq_mshr_misses::total      1945070                       # number of ReadReq MSHR misses
system.cpu0.icache.demand_mshr_misses::cpu0.inst       970038                       # number of demand (read+write) MSHR misses
system.cpu0.icache.demand_mshr_misses::cpu1.inst       975032                       # number of demand (read+write) MSHR misses
system.cpu0.icache.demand_mshr_misses::total      1945070                       # number of demand (read+write) MSHR misses
system.cpu0.icache.overall_mshr_misses::cpu0.inst       970038                       # number of overall MSHR misses
system.cpu0.icache.overall_mshr_misses::cpu1.inst       975032                       # number of overall MSHR misses
system.cpu0.icache.overall_mshr_misses::total      1945070                       # number of overall MSHR misses
system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst  11608622245                       # number of ReadReq MSHR miss cycles
system.cpu0.icache.ReadReq_mshr_miss_latency::cpu1.inst  11596487286                       # number of ReadReq MSHR miss cycles
system.cpu0.icache.ReadReq_mshr_miss_latency::total  23205109531                       # number of ReadReq MSHR miss cycles
system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst  11608622245                       # number of demand (read+write) MSHR miss cycles
system.cpu0.icache.demand_mshr_miss_latency::cpu1.inst  11596487286                       # number of demand (read+write) MSHR miss cycles
system.cpu0.icache.demand_mshr_miss_latency::total  23205109531                       # number of demand (read+write) MSHR miss cycles
system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst  11608622245                       # number of overall MSHR miss cycles
system.cpu0.icache.overall_mshr_miss_latency::cpu1.inst  11596487286                       # number of overall MSHR miss cycles
system.cpu0.icache.overall_mshr_miss_latency::total  23205109531                       # number of overall MSHR miss cycles
system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst     49455500                       # number of ReadReq MSHR uncacheable cycles
system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total     49455500                       # number of ReadReq MSHR uncacheable cycles
system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst     49455500                       # number of overall MSHR uncacheable cycles
system.cpu0.icache.overall_mshr_uncacheable_latency::total     49455500                       # number of overall MSHR uncacheable cycles
system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst     0.047228                       # mshr miss rate for ReadReq accesses
system.cpu0.icache.ReadReq_mshr_miss_rate::cpu1.inst     0.047217                       # mshr miss rate for ReadReq accesses
system.cpu0.icache.ReadReq_mshr_miss_rate::total     0.047222                       # mshr miss rate for ReadReq accesses
system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst     0.047228                       # mshr miss rate for demand accesses
system.cpu0.icache.demand_mshr_miss_rate::cpu1.inst     0.047217                       # mshr miss rate for demand accesses
system.cpu0.icache.demand_mshr_miss_rate::total     0.047222                       # mshr miss rate for demand accesses
system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst     0.047228                       # mshr miss rate for overall accesses
system.cpu0.icache.overall_mshr_miss_rate::cpu1.inst     0.047217                       # mshr miss rate for overall accesses
system.cpu0.icache.overall_mshr_miss_rate::total     0.047222                       # mshr miss rate for overall accesses
system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 11967.182981                       # average ReadReq mshr miss latency
system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11893.442765                       # average ReadReq mshr miss latency
system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 11930.218209                       # average ReadReq mshr miss latency
system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 11967.182981                       # average overall mshr miss latency
system.cpu0.icache.demand_avg_mshr_miss_latency::cpu1.inst 11893.442765                       # average overall mshr miss latency
system.cpu0.icache.demand_avg_mshr_miss_latency::total 11930.218209                       # average overall mshr miss latency
system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 11967.182981                       # average overall mshr miss latency
system.cpu0.icache.overall_avg_mshr_miss_latency::cpu1.inst 11893.442765                       # average overall mshr miss latency
system.cpu0.icache.overall_avg_mshr_miss_latency::total 11930.218209                       # average overall mshr miss latency
system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst          inf                       # average ReadReq mshr uncacheable latency
system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
system.cpu0.icache.overall_avg_mshr_uncacheable_latency::cpu0.inst          inf                       # average overall mshr uncacheable latency
system.cpu0.icache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
system.cpu0.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu1.branchPred.lookups               27351704                       # Number of BP lookups
system.cpu1.branchPred.condPredicted         14236490                       # Number of conditional branches predicted
system.cpu1.branchPred.condIncorrect           554287                       # Number of conditional branches incorrect
system.cpu1.branchPred.BTBLookups            17308437                       # Number of BTB lookups
system.cpu1.branchPred.BTBHits               12845549                       # Number of BTB hits
system.cpu1.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu1.branchPred.BTBHitPct            74.215534                       # BTB Hit Percentage
system.cpu1.branchPred.usedRAS                6761805                       # Number of times the RAS was used to get a target.
system.cpu1.branchPred.RASInCorrect             29778                       # Number of incorrect RAS predictions.
system.cpu1.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu1.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu1.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu1.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu1.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu1.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu1.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu1.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu1.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu1.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu1.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu1.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu1.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu1.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu1.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu1.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu1.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu1.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu1.dstage2_mmu.stage2_tlb.hits             0                       # DTB hits
system.cpu1.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu1.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu1.dtb.inst_hits                           0                       # ITB inst hits
system.cpu1.dtb.inst_misses                         0                       # ITB inst misses
system.cpu1.dtb.read_hits                    14383095                       # DTB read hits
system.cpu1.dtb.read_misses                     49639                       # DTB read misses
system.cpu1.dtb.write_hits                   10688826                       # DTB write hits
system.cpu1.dtb.write_misses                     9570                       # DTB write misses
system.cpu1.dtb.flush_tlb                         178                       # Number of times complete TLB was flushed
system.cpu1.dtb.flush_tlb_mva                     442                       # Number of times TLB was flushed by MVA
system.cpu1.dtb.flush_tlb_mva_asid                  0                       # Number of times TLB was flushed by MVA & ASID
system.cpu1.dtb.flush_tlb_asid                      0                       # Number of times TLB was flushed by ASID
system.cpu1.dtb.flush_entries                    3468                       # Number of entries that have been flushed from TLB
system.cpu1.dtb.align_faults                      807                       # Number of TLB faults due to alignment restrictions
system.cpu1.dtb.prefetch_faults                  1316                       # Number of TLB faults due to prefetch
system.cpu1.dtb.domain_faults                       0                       # Number of TLB faults due to domain restrictions
system.cpu1.dtb.perms_faults                      561                       # Number of TLB faults due to permissions restrictions
system.cpu1.dtb.read_accesses                14432734                       # DTB read accesses
system.cpu1.dtb.write_accesses               10698396                       # DTB write accesses
system.cpu1.dtb.inst_accesses                       0                       # ITB inst accesses
system.cpu1.dtb.hits                         25071921                       # DTB hits
system.cpu1.dtb.misses                          59209                       # DTB misses
system.cpu1.dtb.accesses                     25131130                       # DTB accesses
system.cpu1.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu1.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu1.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu1.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu1.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu1.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu1.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu1.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu1.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu1.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu1.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu1.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu1.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu1.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu1.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu1.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu1.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu1.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu1.istage2_mmu.stage2_tlb.hits             0                       # DTB hits
system.cpu1.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu1.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu1.itb.inst_hits                    20651947                       # ITB inst hits
system.cpu1.itb.inst_misses                      7444                       # ITB inst misses
system.cpu1.itb.read_hits                           0                       # DTB read hits
system.cpu1.itb.read_misses                         0                       # DTB read misses
system.cpu1.itb.write_hits                          0                       # DTB write hits
system.cpu1.itb.write_misses                        0                       # DTB write misses
system.cpu1.itb.flush_tlb                         178                       # Number of times complete TLB was flushed
system.cpu1.itb.flush_tlb_mva                     442                       # Number of times TLB was flushed by MVA
system.cpu1.itb.flush_tlb_mva_asid                  0                       # Number of times TLB was flushed by MVA & ASID
system.cpu1.itb.flush_tlb_asid                      0                       # Number of times TLB was flushed by ASID
system.cpu1.itb.flush_entries                    2253                       # Number of entries that have been flushed from TLB
system.cpu1.itb.align_faults                        0                       # Number of TLB faults due to alignment restrictions
system.cpu1.itb.prefetch_faults                     0                       # Number of TLB faults due to prefetch
system.cpu1.itb.domain_faults                       0                       # Number of TLB faults due to domain restrictions
system.cpu1.itb.perms_faults                     1346                       # Number of TLB faults due to permissions restrictions
system.cpu1.itb.read_accesses                       0                       # DTB read accesses
system.cpu1.itb.write_accesses                      0                       # DTB write accesses
system.cpu1.itb.inst_accesses                20659391                       # ITB inst accesses
system.cpu1.itb.hits                         20651947                       # DTB hits
system.cpu1.itb.misses                           7444                       # DTB misses
system.cpu1.itb.accesses                     20659391                       # DTB accesses
system.cpu1.numCycles                       107242437                       # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted                     0                       # number of work items this cpu started
system.cpu1.numWorkItemsCompleted                   0                       # number of work items this cpu completed
system.cpu1.fetch.icacheStallCycles          40725111                       # Number of cycles fetch is stalled on an Icache miss
system.cpu1.fetch.Insts                     106781914                       # Number of instructions fetch has processed
system.cpu1.fetch.Branches                   27351704                       # Number of branches that fetch encountered
system.cpu1.fetch.predictedBranches          19607354                       # Number of branches that fetch has predicted taken
system.cpu1.fetch.Cycles                     61789362                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu1.fetch.SquashCycles                3232365                       # Number of cycles fetch has spent squashing
system.cpu1.fetch.TlbCycles                    107163                       # Number of cycles fetch has spent waiting for tlb
system.cpu1.fetch.MiscStallCycles                4234                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu1.fetch.PendingDrainCycles              436                       # Number of cycles fetch has spent waiting on pipes to drain
system.cpu1.fetch.PendingTrapStallCycles       251985                       # Number of stall cycles due to pending traps
system.cpu1.fetch.PendingQuiesceStallCycles       137059                       # Number of stall cycles due to pending quiesce instructions
system.cpu1.fetch.IcacheWaitRetryStallCycles          228                       # Number of stall cycles due to full MSHR
system.cpu1.fetch.CacheLines                 20650163                       # Number of cache lines fetched
system.cpu1.fetch.IcacheSquashes               382444                       # Number of outstanding Icache misses that were squashed
system.cpu1.fetch.ItlbSquashes                   3144                       # Number of outstanding ITLB misses that were squashed
system.cpu1.fetch.rateDist::samples         104631724                       # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::mean             1.228100                       # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::stdev            2.325979                       # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::0                75276621     71.94%     71.94% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::1                 3919456      3.75%     75.69% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::2                 2502030      2.39%     78.08% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::3                 8106690      7.75%     85.83% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::4                 1591855      1.52%     87.35% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::5                 1179587      1.13%     88.48% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::6                 6153020      5.88%     94.36% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::7                 1148569      1.10%     95.46% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::8                 4753896      4.54%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::total           104631724                       # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.branchRate                 0.255046                       # Number of branch fetches per cycle
system.cpu1.fetch.rate                       0.995706                       # Number of inst fetches per cycle
system.cpu1.decode.IdleCycles                27872686                       # Number of cycles decode is idle
system.cpu1.decode.BlockedCycles             57819434                       # Number of cycles decode is blocked
system.cpu1.decode.RunCycles                 15751164                       # Number of cycles decode is running
system.cpu1.decode.UnblockCycles              1722324                       # Number of cycles decode is unblocking
system.cpu1.decode.SquashCycles               1465861                       # Number of cycles decode is squashing
system.cpu1.decode.BranchResolved             1979467                       # Number of times decode resolved a branch
system.cpu1.decode.BranchMispred               152392                       # Number of times decode detected a branch misprediction
system.cpu1.decode.DecodedInsts              89250616                       # Number of instructions handled by decode
system.cpu1.decode.SquashedInsts               494405                       # Number of squashed instructions handled by decode
system.cpu1.rename.SquashCycles               1465861                       # Number of cycles rename is squashing
system.cpu1.rename.IdleCycles                28821025                       # Number of cycles rename is idle
system.cpu1.rename.BlockCycles                6714609                       # Number of cycles rename is blocking
system.cpu1.rename.serializeStallCycles      45327507                       # count of cycles rename stalled for serializing inst
system.cpu1.rename.RunCycles                 16516394                       # Number of cycles rename is running
system.cpu1.rename.UnblockCycles              5786062                       # Number of cycles rename is unblocking
system.cpu1.rename.RenamedInsts              85371989                       # Number of instructions processed by rename
system.cpu1.rename.ROBFullEvents                 2599                       # Number of times rename has blocked due to ROB full
system.cpu1.rename.IQFullEvents               1571177                       # Number of times rename has blocked due to IQ full
system.cpu1.rename.LQFullEvents                234219                       # Number of times rename has blocked due to LQ full
system.cpu1.rename.SQFullEvents               3175787                       # Number of times rename has blocked due to SQ full
system.cpu1.rename.RenamedOperands           88221695                       # Number of destination operands rename has renamed
system.cpu1.rename.RenameLookups            393591898                       # Number of register rename lookups that rename has made
system.cpu1.rename.int_rename_lookups        95352384                       # Number of integer rename lookups
system.cpu1.rename.fp_rename_lookups             6204                       # Number of floating rename lookups
system.cpu1.rename.CommittedMaps             74304877                       # Number of HB maps that are committed
system.cpu1.rename.UndoneMaps                13916818                       # Number of HB maps that are undone due to squashing
system.cpu1.rename.serializingInsts           1590220                       # count of serializing insts renamed
system.cpu1.rename.tempSerializingInsts       1488950                       # count of temporary serializing insts renamed
system.cpu1.rename.skidInsts                 10060689                       # count of insts added to the skid buffer
system.cpu1.memDep0.insertedLoads            15200897                       # Number of loads inserted to the mem dependence unit.
system.cpu1.memDep0.insertedStores           11860337                       # Number of stores inserted to the mem dependence unit.
system.cpu1.memDep0.conflictingLoads          2181365                       # Number of conflicting loads.
system.cpu1.memDep0.conflictingStores         2795831                       # Number of conflicting stores.
system.cpu1.iq.iqInstsAdded                  82084086                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu1.iq.iqNonSpecInstsAdded            1161665                       # Number of non-speculative instructions added to the IQ
system.cpu1.iq.iqInstsIssued                 78697860                       # Number of instructions issued
system.cpu1.iq.iqSquashedInstsIssued            94798                       # Number of squashed instructions issued
system.cpu1.iq.iqSquashedInstsExamined       10134538                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu1.iq.iqSquashedOperandsExamined     25514104                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu1.iq.iqSquashedNonSpecRemoved        106722                       # Number of squashed non-spec instructions that were removed
system.cpu1.iq.issued_per_cycle::samples    104631724                       # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::mean        0.752141                       # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::stdev       1.431263                       # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::0           72948361     69.72%     69.72% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::1           10716718     10.24%     79.96% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::2            8047314      7.69%     87.65% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::3            6681191      6.39%     94.04% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::4            2496863      2.39%     96.42% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::5            1548306      1.48%     97.90% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::6            1467102      1.40%     99.31% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::7             495605      0.47%     99.78% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::8             230264      0.22%    100.00% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::total      104631724                       # Number of insts issued each cycle
system.cpu1.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
system.cpu1.iq.fu_full::IntAlu                 103418      8.95%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::IntMult                     4      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::IntDiv                      0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::FloatAdd                    0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::FloatCmp                    0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::FloatCvt                    0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::FloatMult                   0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::FloatDiv                    0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::FloatSqrt                   0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdAdd                     0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdAddAcc                  0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdAlu                     0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdCmp                     0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdCvt                     0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdMisc                    0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdMult                    0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdMultAcc                 0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdShift                   0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdShiftAcc                0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdSqrt                    0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatAdd                0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatAlu                0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatCmp                0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatCvt                0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatDiv                0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatMisc               0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatMult               0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatMultAcc            0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::SimdFloatSqrt               0      0.00%      8.95% # attempts to use FU when none available
system.cpu1.iq.fu_full::MemRead                534479     46.25%     55.20% # attempts to use FU when none available
system.cpu1.iq.fu_full::MemWrite               517677     44.80%    100.00% # attempts to use FU when none available
system.cpu1.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
system.cpu1.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
system.cpu1.iq.FU_type_0::No_OpClass              138      0.00%      0.00% # Type of FU issued
system.cpu1.iq.FU_type_0::IntAlu             52546114     66.77%     66.77% # Type of FU issued
system.cpu1.iq.FU_type_0::IntMult               58878      0.07%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::IntDiv                    0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::FloatAdd                  0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::FloatCmp                  0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::FloatCvt                  0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::FloatMult                 0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::FloatDiv                  0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::FloatSqrt                 0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdAdd                   0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdAddAcc                0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdAlu                   0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdCmp                   0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdCvt                   0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdMisc                  0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdMult                  0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdMultAcc               0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdShift                 0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdShiftAcc              0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdSqrt                  0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatAdd              0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatAlu              0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatCmp              1      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatCvt              1      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatDiv              0      0.00%     66.84% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatMisc          4118      0.01%     66.85% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatMult             0      0.00%     66.85% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatMultAcc            4      0.00%     66.85% # Type of FU issued
system.cpu1.iq.FU_type_0::SimdFloatSqrt             0      0.00%     66.85% # Type of FU issued
system.cpu1.iq.FU_type_0::MemRead            14788040     18.79%     85.64% # Type of FU issued
system.cpu1.iq.FU_type_0::MemWrite           11300566     14.36%    100.00% # Type of FU issued
system.cpu1.iq.FU_type_0::IprAccess                 0      0.00%    100.00% # Type of FU issued
system.cpu1.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
system.cpu1.iq.FU_type_0::total              78697860                       # Type of FU issued
system.cpu1.iq.rate                          0.733831                       # Inst issue rate
system.cpu1.iq.fu_busy_cnt                    1155578                       # FU busy when requested
system.cpu1.iq.fu_busy_rate                  0.014684                       # FU busy rate (busy events/executed inst)
system.cpu1.iq.int_inst_queue_reads         263263981                       # Number of integer instruction queue reads
system.cpu1.iq.int_inst_queue_writes         93425233                       # Number of integer instruction queue writes
system.cpu1.iq.int_inst_queue_wakeup_accesses     76303202                       # Number of integer instruction queue wakeup accesses
system.cpu1.iq.fp_inst_queue_reads              13839                       # Number of floating instruction queue reads
system.cpu1.iq.fp_inst_queue_writes              7410                       # Number of floating instruction queue writes
system.cpu1.iq.fp_inst_queue_wakeup_accesses         6119                       # Number of floating instruction queue wakeup accesses
system.cpu1.iq.int_alu_accesses              79845879                       # Number of integer alu accesses
system.cpu1.iq.fp_alu_accesses                   7421                       # Number of floating point alu accesses
system.cpu1.iew.lsq.thread0.forwLoads          368633                       # Number of loads that had data forwarded from stores
system.cpu1.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
system.cpu1.iew.lsq.thread0.squashedLoads      2206977                       # Number of loads squashed
system.cpu1.iew.lsq.thread0.ignoredResponses         2711                       # Number of memory responses ignored because the instruction is squashed
system.cpu1.iew.lsq.thread0.memOrderViolation        53558                       # Number of memory ordering violations
system.cpu1.iew.lsq.thread0.squashedStores      1154048                       # Number of stores squashed
system.cpu1.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
system.cpu1.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
system.cpu1.iew.lsq.thread0.rescheduledLoads       194646                       # Number of loads that were rescheduled
system.cpu1.iew.lsq.thread0.cacheBlocked       154093                       # Number of times an access to memory failed due to the cache being blocked
system.cpu1.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
system.cpu1.iew.iewSquashCycles               1465861                       # Number of cycles IEW is squashing
system.cpu1.iew.iewBlockCycles                4319089                       # Number of cycles IEW is blocking
system.cpu1.iew.iewUnblockCycles              2154851                       # Number of cycles IEW is unblocking
system.cpu1.iew.iewDispatchedInsts           83386940                       # Number of instructions dispatched to IQ
system.cpu1.iew.iewDispSquashedInsts           137036                       # Number of squashed instructions skipped by dispatch
system.cpu1.iew.iewDispLoadInsts             15200897                       # Number of dispatched load instructions
system.cpu1.iew.iewDispStoreInsts            11860337                       # Number of dispatched store instructions
system.cpu1.iew.iewDispNonSpecInsts            585271                       # Number of dispatched non-speculative instructions
system.cpu1.iew.iewIQFullEvents                 47319                       # Number of times the IQ has become full, causing a stall
system.cpu1.iew.iewLSQFullEvents              2094987                       # Number of times the LSQ has become full, causing a stall
system.cpu1.iew.memOrderViolationEvents         53558                       # Number of memory order violations
system.cpu1.iew.predictedTakenIncorrect        256552                       # Number of branches that were predicted taken incorrectly
system.cpu1.iew.predictedNotTakenIncorrect       222245                       # Number of branches that were predicted not taken incorrectly
system.cpu1.iew.branchMispredicts              478797                       # Number of branch mispredicts detected at execute
system.cpu1.iew.iewExecutedInsts             78084459                       # Number of executed instructions
system.cpu1.iew.iewExecLoadInsts             14546039                       # Number of load instructions executed
system.cpu1.iew.iewExecSquashedInsts           554355                       # Number of squashed instructions skipped in execute
system.cpu1.iew.exec_swp                            0                       # number of swp insts executed
system.cpu1.iew.exec_nop                       141189                       # number of nop insts executed
system.cpu1.iew.exec_refs                    25737628                       # number of memory reference insts executed
system.cpu1.iew.exec_branches                14524352                       # Number of branches executed
system.cpu1.iew.exec_stores                  11191589                       # Number of stores executed
system.cpu1.iew.exec_rate                    0.728112                       # Inst execution rate
system.cpu1.iew.wb_sent                      77455792                       # cumulative count of insts sent to commit
system.cpu1.iew.wb_count                     76309321                       # cumulative count of insts written-back
system.cpu1.iew.wb_producers                 39942887                       # num instructions producing a value
system.cpu1.iew.wb_consumers                 70003346                       # num instructions consuming a value
system.cpu1.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
system.cpu1.iew.wb_rate                      0.711559                       # insts written-back per cycle
system.cpu1.iew.wb_fanout                    0.570585                       # average fanout of values written-back
system.cpu1.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu1.commit.commitSquashedInsts       11462178                       # The number of squashed insts skipped by commit
system.cpu1.commit.commitNonSpecStalls        1054943                       # The number of times commit has been forced to stall to communicate backwards
system.cpu1.commit.branchMispredicts           403929                       # The number of times a branch was mispredicted
system.cpu1.commit.committed_per_cycle::samples    102065282                       # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::mean     0.704569                       # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::stdev     1.588134                       # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::0     73979562     72.48%     72.48% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::1     12596710     12.34%     84.82% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::2      6446210      6.32%     91.14% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::3      2677597      2.62%     93.76% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::4      1413220      1.38%     95.15% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::5       933927      0.92%     96.06% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::6      1825426      1.79%     97.85% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::7       426013      0.42%     98.27% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::8      1766617      1.73%    100.00% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::total    102065282                       # Number of insts commited each cycle
system.cpu1.commit.committedInsts            59241455                       # Number of instructions committed
system.cpu1.commit.committedOps              71912019                       # Number of ops (including micro ops) committed
system.cpu1.commit.swp_count                        0                       # Number of s/w prefetches committed
system.cpu1.commit.refs                      23700209                       # Number of memory references committed
system.cpu1.commit.loads                     12993920                       # Number of loads committed
system.cpu1.commit.membars                     441872                       # Number of memory barriers committed
system.cpu1.commit.branches                  13745651                       # Number of branches committed
system.cpu1.commit.fp_insts                      6045                       # Number of committed floating point instructions.
system.cpu1.commit.int_insts                 63021281                       # Number of committed integer instructions.
system.cpu1.commit.function_calls             2683532                       # Number of function calls committed.
system.cpu1.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
system.cpu1.commit.op_class_0::IntAlu        48150599     66.96%     66.96% # Class of committed instruction
system.cpu1.commit.op_class_0::IntMult          57094      0.08%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::IntDiv               0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::FloatAdd             0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::FloatCmp             0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::FloatCvt             0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::FloatMult            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::FloatDiv             0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::FloatSqrt            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdAdd              0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdAddAcc            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdAlu              0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdCmp              0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdCvt              0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdMisc             0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdMult             0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdMultAcc            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdShift            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdShiftAcc            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdSqrt             0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatAdd            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatAlu            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatCmp            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatCvt            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatDiv            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatMisc         4117      0.01%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatMult            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatMultAcc            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::SimdFloatSqrt            0      0.00%     67.04% # Class of committed instruction
system.cpu1.commit.op_class_0::MemRead       12993920     18.07%     85.11% # Class of committed instruction
system.cpu1.commit.op_class_0::MemWrite      10706289     14.89%    100.00% # Class of committed instruction
system.cpu1.commit.op_class_0::IprAccess            0      0.00%    100.00% # Class of committed instruction
system.cpu1.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
system.cpu1.commit.op_class_0::total         71912019                       # Class of committed instruction
system.cpu1.commit.bw_lim_events              1766617                       # number cycles where commit BW limit reached
system.cpu1.commit.bw_limited                       0                       # number of insts not committed due to BW limits
system.cpu1.rob.rob_reads                   171199210                       # The number of ROB reads
system.cpu1.rob.rob_writes                  169319306                       # The number of ROB writes
system.cpu1.timesIdled                         392561                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu1.idleCycles                        2610713                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu1.quiesceCycles                  2951410695                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
system.cpu1.committedInsts                   59158214                       # Number of Instructions Simulated
system.cpu1.committedOps                     71828778                       # Number of Ops (including micro ops) Simulated
system.cpu1.cpi                              1.812807                       # CPI: Cycles Per Instruction
system.cpu1.cpi_total                        1.812807                       # CPI: Total CPI of All Threads
system.cpu1.ipc                              0.551631                       # IPC: Instructions Per Cycle
system.cpu1.ipc_total                        0.551631                       # IPC: Total IPC of All Threads
system.cpu1.int_regfile_reads                84962024                       # number of integer regfile reads
system.cpu1.int_regfile_writes               48578648                       # number of integer regfile writes
system.cpu1.fp_regfile_reads                    16598                       # number of floating regfile reads
system.cpu1.fp_regfile_writes                   13166                       # number of floating regfile writes
system.cpu1.cc_regfile_reads                275767015                       # number of cc regfile reads
system.cpu1.cc_regfile_writes                29005141                       # number of cc regfile writes
system.cpu1.misc_regfile_reads              192510337                       # number of misc regfile reads
system.cpu1.misc_regfile_writes                799392                       # number of misc regfile writes
system.iobus.trans_dist::ReadReq                30210                       # Transaction distribution
system.iobus.trans_dist::ReadResp               30210                       # Transaction distribution
system.iobus.trans_dist::WriteReq               59038                       # Transaction distribution
system.iobus.trans_dist::WriteResp              59038                       # Transaction distribution
system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio        54242                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio          116                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio           34                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio           20                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio          124                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio          850                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio           32                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio           76                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio            4                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio           10                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio           16                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio         7244                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf          210                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio        42268                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf          164                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio           60                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::total       105550                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side        72946                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.realview.ide.dma::total        72946                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_count::total                  178496                       # Packet count per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio        67959                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio          232                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio           68                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio           40                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio           86                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio          449                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio           64                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio          152                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio            8                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio           20                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio         4753                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf          265                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio        84536                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf          253                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio          120                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::total       159197                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side      2321224                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.realview.ide.dma::total      2321224                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size::total                  2480421                       # Cumulative packet size per connected master and slave (bytes)
system.iobus.reqLayer0.occupancy             38529000                       # Layer occupancy (ticks)
system.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer1.occupancy                85000                       # Layer occupancy (ticks)
system.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer2.occupancy                26000                       # Layer occupancy (ticks)
system.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer3.occupancy                12000                       # Layer occupancy (ticks)
system.iobus.reqLayer3.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer6.occupancy                74000                       # Layer occupancy (ticks)
system.iobus.reqLayer6.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer7.occupancy               506000                       # Layer occupancy (ticks)
system.iobus.reqLayer7.utilization                0.0                       # Layer utilization (%)
system.iobus.reqLayer10.occupancy               17000                       # Layer occupancy (ticks)
system.iobus.reqLayer10.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer13.occupancy                8000                       # Layer occupancy (ticks)
system.iobus.reqLayer13.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer14.occupancy                8000                       # Layer occupancy (ticks)
system.iobus.reqLayer14.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer15.occupancy                8000                       # Layer occupancy (ticks)
system.iobus.reqLayer15.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer16.occupancy               40000                       # Layer occupancy (ticks)
system.iobus.reqLayer16.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer17.occupancy                8000                       # Layer occupancy (ticks)
system.iobus.reqLayer17.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer18.occupancy                8000                       # Layer occupancy (ticks)
system.iobus.reqLayer18.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer19.occupancy                2000                       # Layer occupancy (ticks)
system.iobus.reqLayer19.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer20.occupancy                8000                       # Layer occupancy (ticks)
system.iobus.reqLayer20.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer21.occupancy                8000                       # Layer occupancy (ticks)
system.iobus.reqLayer21.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer23.occupancy             5287000                       # Layer occupancy (ticks)
system.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer24.occupancy              143000                       # Layer occupancy (ticks)
system.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer25.occupancy            30680000                       # Layer occupancy (ticks)
system.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer26.occupancy              102000                       # Layer occupancy (ticks)
system.iobus.reqLayer26.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer27.occupancy           326614949                       # Layer occupancy (ticks)
system.iobus.reqLayer27.utilization               0.0                       # Layer utilization (%)
system.iobus.reqLayer28.occupancy               30000                       # Layer occupancy (ticks)
system.iobus.reqLayer28.utilization               0.0                       # Layer utilization (%)
system.iobus.respLayer0.occupancy            82736000                       # Layer occupancy (ticks)
system.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
system.iobus.respLayer3.occupancy            36834534                       # Layer occupancy (ticks)
system.iobus.respLayer3.utilization               0.0                       # Layer utilization (%)
system.iocache.tags.replacements                36423                       # number of replacements
system.iocache.tags.tagsinuse                0.982055                       # Cycle average of tags in use
system.iocache.tags.total_refs                     16                       # Total number of references to valid blocks.
system.iocache.tags.sampled_refs                36439                       # Sample count of references to valid blocks.
system.iocache.tags.avg_refs                 0.000439                       # Average number of references to valid blocks.
system.iocache.tags.warmup_cycle         234012764000                       # Cycle when the warmup percentage was hit.
system.iocache.tags.occ_blocks::realview.ide     0.982055                       # Average occupied blocks per requestor
system.iocache.tags.occ_percent::realview.ide     0.061378                       # Average percentage of cache occupancy
system.iocache.tags.occ_percent::total       0.061378                       # Average percentage of cache occupancy
system.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
system.iocache.tags.age_task_id_blocks_1023::3           16                       # Occupied blocks per task id
system.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
system.iocache.tags.tag_accesses               328241                       # Number of tag accesses
system.iocache.tags.data_accesses              328241                       # Number of data accesses
system.iocache.WriteInvalidateReq_hits::realview.ide        36224                       # number of WriteInvalidateReq hits
system.iocache.WriteInvalidateReq_hits::total        36224                       # number of WriteInvalidateReq hits
system.iocache.ReadReq_misses::realview.ide          249                       # number of ReadReq misses
system.iocache.ReadReq_misses::total              249                       # number of ReadReq misses
system.iocache.demand_misses::realview.ide          249                       # number of demand (read+write) misses
system.iocache.demand_misses::total               249                       # number of demand (read+write) misses
system.iocache.overall_misses::realview.ide          249                       # number of overall misses
system.iocache.overall_misses::total              249                       # number of overall misses
system.iocache.ReadReq_miss_latency::realview.ide     29659377                       # number of ReadReq miss cycles
system.iocache.ReadReq_miss_latency::total     29659377                       # number of ReadReq miss cycles
system.iocache.demand_miss_latency::realview.ide     29659377                       # number of demand (read+write) miss cycles
system.iocache.demand_miss_latency::total     29659377                       # number of demand (read+write) miss cycles
system.iocache.overall_miss_latency::realview.ide     29659377                       # number of overall miss cycles
system.iocache.overall_miss_latency::total     29659377                       # number of overall miss cycles
system.iocache.ReadReq_accesses::realview.ide          249                       # number of ReadReq accesses(hits+misses)
system.iocache.ReadReq_accesses::total            249                       # number of ReadReq accesses(hits+misses)
system.iocache.WriteInvalidateReq_accesses::realview.ide        36224                       # number of WriteInvalidateReq accesses(hits+misses)
system.iocache.WriteInvalidateReq_accesses::total        36224                       # number of WriteInvalidateReq accesses(hits+misses)
system.iocache.demand_accesses::realview.ide          249                       # number of demand (read+write) accesses
system.iocache.demand_accesses::total             249                       # number of demand (read+write) accesses
system.iocache.overall_accesses::realview.ide          249                       # number of overall (read+write) accesses
system.iocache.overall_accesses::total            249                       # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::realview.ide            1                       # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
system.iocache.demand_miss_rate::realview.ide            1                       # miss rate for demand accesses
system.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
system.iocache.overall_miss_rate::realview.ide            1                       # miss rate for overall accesses
system.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
system.iocache.ReadReq_avg_miss_latency::realview.ide 119113.963855                       # average ReadReq miss latency
system.iocache.ReadReq_avg_miss_latency::total 119113.963855                       # average ReadReq miss latency
system.iocache.demand_avg_miss_latency::realview.ide 119113.963855                       # average overall miss latency
system.iocache.demand_avg_miss_latency::total 119113.963855                       # average overall miss latency
system.iocache.overall_avg_miss_latency::realview.ide 119113.963855                       # average overall miss latency
system.iocache.overall_avg_miss_latency::total 119113.963855                       # average overall miss latency
system.iocache.blocked_cycles::no_mshrs             0                       # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.iocache.blocked::no_mshrs                    0                       # number of cycles access was blocked
system.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
system.iocache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.iocache.fast_writes                      36224                       # number of fast writes performed
system.iocache.cache_copies                         0                       # number of cache copies performed
system.iocache.ReadReq_mshr_misses::realview.ide          249                       # number of ReadReq MSHR misses
system.iocache.ReadReq_mshr_misses::total          249                       # number of ReadReq MSHR misses
system.iocache.demand_mshr_misses::realview.ide          249                       # number of demand (read+write) MSHR misses
system.iocache.demand_mshr_misses::total          249                       # number of demand (read+write) MSHR misses
system.iocache.overall_mshr_misses::realview.ide          249                       # number of overall MSHR misses
system.iocache.overall_mshr_misses::total          249                       # number of overall MSHR misses
system.iocache.ReadReq_mshr_miss_latency::realview.ide     16710377                       # number of ReadReq MSHR miss cycles
system.iocache.ReadReq_mshr_miss_latency::total     16710377                       # number of ReadReq MSHR miss cycles
system.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide   2225221106                       # number of WriteInvalidateReq MSHR miss cycles
system.iocache.WriteInvalidateReq_mshr_miss_latency::total   2225221106                       # number of WriteInvalidateReq MSHR miss cycles
system.iocache.demand_mshr_miss_latency::realview.ide     16710377                       # number of demand (read+write) MSHR miss cycles
system.iocache.demand_mshr_miss_latency::total     16710377                       # number of demand (read+write) MSHR miss cycles
system.iocache.overall_mshr_miss_latency::realview.ide     16710377                       # number of overall MSHR miss cycles
system.iocache.overall_mshr_miss_latency::total     16710377                       # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::realview.ide            1                       # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
system.iocache.demand_mshr_miss_rate::realview.ide            1                       # mshr miss rate for demand accesses
system.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::realview.ide            1                       # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 67109.947791                       # average ReadReq mshr miss latency
system.iocache.ReadReq_avg_mshr_miss_latency::total 67109.947791                       # average ReadReq mshr miss latency
system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide          inf                       # average WriteInvalidateReq mshr miss latency
system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total          inf                       # average WriteInvalidateReq mshr miss latency
system.iocache.demand_avg_mshr_miss_latency::realview.ide 67109.947791                       # average overall mshr miss latency
system.iocache.demand_avg_mshr_miss_latency::total 67109.947791                       # average overall mshr miss latency
system.iocache.overall_avg_mshr_miss_latency::realview.ide 67109.947791                       # average overall mshr miss latency
system.iocache.overall_avg_mshr_miss_latency::total 67109.947791                       # average overall mshr miss latency
system.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
system.l2c.tags.replacements                   104249                       # number of replacements
system.l2c.tags.tagsinuse                65131.495439                       # Cycle average of tags in use
system.l2c.tags.total_refs                    3107593                       # Total number of references to valid blocks.
system.l2c.tags.sampled_refs                   169488                       # Sample count of references to valid blocks.
system.l2c.tags.avg_refs                    18.335180                       # Average number of references to valid blocks.
system.l2c.tags.warmup_cycle                        0                       # Cycle when the warmup percentage was hit.
system.l2c.tags.occ_blocks::writebacks   48618.767189                       # Average occupied blocks per requestor
system.l2c.tags.occ_blocks::cpu0.dtb.walker    47.674260                       # Average occupied blocks per requestor
system.l2c.tags.occ_blocks::cpu0.itb.walker     0.000235                       # Average occupied blocks per requestor
system.l2c.tags.occ_blocks::cpu0.inst     5568.941246                       # Average occupied blocks per requestor
system.l2c.tags.occ_blocks::cpu0.data     2875.967216                       # Average occupied blocks per requestor
system.l2c.tags.occ_blocks::cpu1.dtb.walker    44.339878                       # Average occupied blocks per requestor
system.l2c.tags.occ_blocks::cpu1.inst     4984.136716                       # Average occupied blocks per requestor
system.l2c.tags.occ_blocks::cpu1.data     2991.668698                       # Average occupied blocks per requestor
system.l2c.tags.occ_percent::writebacks      0.741864                       # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu0.dtb.walker     0.000727                       # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu0.itb.walker     0.000000                       # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu0.inst       0.084975                       # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu0.data       0.043884                       # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu1.dtb.walker     0.000677                       # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu1.inst       0.076052                       # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu1.data       0.045649                       # Average percentage of cache occupancy
system.l2c.tags.occ_percent::total           0.993828                       # Average percentage of cache occupancy
system.l2c.tags.occ_task_id_blocks::1023           63                       # Occupied blocks per task id
system.l2c.tags.occ_task_id_blocks::1024        65176                       # Occupied blocks per task id
system.l2c.tags.age_task_id_blocks_1023::4           63                       # Occupied blocks per task id
system.l2c.tags.age_task_id_blocks_1024::0           15                       # Occupied blocks per task id
system.l2c.tags.age_task_id_blocks_1024::1          333                       # Occupied blocks per task id
system.l2c.tags.age_task_id_blocks_1024::2         3245                       # Occupied blocks per task id
system.l2c.tags.age_task_id_blocks_1024::3         8991                       # Occupied blocks per task id
system.l2c.tags.age_task_id_blocks_1024::4        52592                       # Occupied blocks per task id
system.l2c.tags.occ_task_id_percent::1023     0.000961                       # Percentage of cache occupancy per task id
system.l2c.tags.occ_task_id_percent::1024     0.994507                       # Percentage of cache occupancy per task id
system.l2c.tags.tag_accesses                 29227982                       # Number of tag accesses
system.l2c.tags.data_accesses                29227982                       # Number of data accesses
system.l2c.ReadReq_hits::cpu0.dtb.walker        36819                       # number of ReadReq hits
system.l2c.ReadReq_hits::cpu0.itb.walker         9299                       # number of ReadReq hits
system.l2c.ReadReq_hits::cpu0.inst             959030                       # number of ReadReq hits
system.l2c.ReadReq_hits::cpu0.data             271896                       # number of ReadReq hits
system.l2c.ReadReq_hits::cpu1.dtb.walker        36739                       # number of ReadReq hits
system.l2c.ReadReq_hits::cpu1.itb.walker         7294                       # number of ReadReq hits
system.l2c.ReadReq_hits::cpu1.inst             964905                       # number of ReadReq hits
system.l2c.ReadReq_hits::cpu1.data             269229                       # number of ReadReq hits
system.l2c.ReadReq_hits::total                2555211                       # number of ReadReq hits
system.l2c.Writeback_hits::writebacks          703475                       # number of Writeback hits
system.l2c.Writeback_hits::total               703475                       # number of Writeback hits
system.l2c.UpgradeReq_hits::cpu0.data              41                       # number of UpgradeReq hits
system.l2c.UpgradeReq_hits::cpu1.data              58                       # number of UpgradeReq hits
system.l2c.UpgradeReq_hits::total                  99                       # number of UpgradeReq hits
system.l2c.SCUpgradeReq_hits::cpu0.data            20                       # number of SCUpgradeReq hits
system.l2c.SCUpgradeReq_hits::cpu1.data            31                       # number of SCUpgradeReq hits
system.l2c.SCUpgradeReq_hits::total                51                       # number of SCUpgradeReq hits
system.l2c.ReadExReq_hits::cpu0.data            77725                       # number of ReadExReq hits
system.l2c.ReadExReq_hits::cpu1.data            78806                       # number of ReadExReq hits
system.l2c.ReadExReq_hits::total               156531                       # number of ReadExReq hits
system.l2c.demand_hits::cpu0.dtb.walker         36819                       # number of demand (read+write) hits
system.l2c.demand_hits::cpu0.itb.walker          9299                       # number of demand (read+write) hits
system.l2c.demand_hits::cpu0.inst              959030                       # number of demand (read+write) hits
system.l2c.demand_hits::cpu0.data              349621                       # number of demand (read+write) hits
system.l2c.demand_hits::cpu1.dtb.walker         36739                       # number of demand (read+write) hits
system.l2c.demand_hits::cpu1.itb.walker          7294                       # number of demand (read+write) hits
system.l2c.demand_hits::cpu1.inst              964905                       # number of demand (read+write) hits
system.l2c.demand_hits::cpu1.data              348035                       # number of demand (read+write) hits
system.l2c.demand_hits::total                 2711742                       # number of demand (read+write) hits
system.l2c.overall_hits::cpu0.dtb.walker        36819                       # number of overall hits
system.l2c.overall_hits::cpu0.itb.walker         9299                       # number of overall hits
system.l2c.overall_hits::cpu0.inst             959030                       # number of overall hits
system.l2c.overall_hits::cpu0.data             349621                       # number of overall hits
system.l2c.overall_hits::cpu1.dtb.walker        36739                       # number of overall hits
system.l2c.overall_hits::cpu1.itb.walker         7294                       # number of overall hits
system.l2c.overall_hits::cpu1.inst             964905                       # number of overall hits
system.l2c.overall_hits::cpu1.data             348035                       # number of overall hits
system.l2c.overall_hits::total                2711742                       # number of overall hits
system.l2c.ReadReq_misses::cpu0.dtb.walker           67                       # number of ReadReq misses
system.l2c.ReadReq_misses::cpu0.itb.walker            1                       # number of ReadReq misses
system.l2c.ReadReq_misses::cpu0.inst            10907                       # number of ReadReq misses
system.l2c.ReadReq_misses::cpu0.data             7183                       # number of ReadReq misses
system.l2c.ReadReq_misses::cpu1.dtb.walker           69                       # number of ReadReq misses
system.l2c.ReadReq_misses::cpu1.inst             9966                       # number of ReadReq misses
system.l2c.ReadReq_misses::cpu1.data             7924                       # number of ReadReq misses
system.l2c.ReadReq_misses::total                36117                       # number of ReadReq misses
system.l2c.UpgradeReq_misses::cpu0.data          1297                       # number of UpgradeReq misses
system.l2c.UpgradeReq_misses::cpu1.data          1448                       # number of UpgradeReq misses
system.l2c.UpgradeReq_misses::total              2745                       # number of UpgradeReq misses
system.l2c.SCUpgradeReq_misses::cpu0.data            8                       # number of SCUpgradeReq misses
system.l2c.SCUpgradeReq_misses::cpu1.data           18                       # number of SCUpgradeReq misses
system.l2c.SCUpgradeReq_misses::total              26                       # number of SCUpgradeReq misses
system.l2c.ReadExReq_misses::cpu0.data          74752                       # number of ReadExReq misses
system.l2c.ReadExReq_misses::cpu1.data          65578                       # number of ReadExReq misses
system.l2c.ReadExReq_misses::total             140330                       # number of ReadExReq misses
system.l2c.demand_misses::cpu0.dtb.walker           67                       # number of demand (read+write) misses
system.l2c.demand_misses::cpu0.itb.walker            1                       # number of demand (read+write) misses
system.l2c.demand_misses::cpu0.inst             10907                       # number of demand (read+write) misses
system.l2c.demand_misses::cpu0.data             81935                       # number of demand (read+write) misses
system.l2c.demand_misses::cpu1.dtb.walker           69                       # number of demand (read+write) misses
system.l2c.demand_misses::cpu1.inst              9966                       # number of demand (read+write) misses
system.l2c.demand_misses::cpu1.data             73502                       # number of demand (read+write) misses
system.l2c.demand_misses::total                176447                       # number of demand (read+write) misses
system.l2c.overall_misses::cpu0.dtb.walker           67                       # number of overall misses
system.l2c.overall_misses::cpu0.itb.walker            1                       # number of overall misses
system.l2c.overall_misses::cpu0.inst            10907                       # number of overall misses
system.l2c.overall_misses::cpu0.data            81935                       # number of overall misses
system.l2c.overall_misses::cpu1.dtb.walker           69                       # number of overall misses
system.l2c.overall_misses::cpu1.inst             9966                       # number of overall misses
system.l2c.overall_misses::cpu1.data            73502                       # number of overall misses
system.l2c.overall_misses::total               176447                       # number of overall misses
system.l2c.ReadReq_miss_latency::cpu0.dtb.walker      5322750                       # number of ReadReq miss cycles
system.l2c.ReadReq_miss_latency::cpu0.itb.walker        74500                       # number of ReadReq miss cycles
system.l2c.ReadReq_miss_latency::cpu0.inst    823464750                       # number of ReadReq miss cycles
system.l2c.ReadReq_miss_latency::cpu0.data    578314242                       # number of ReadReq miss cycles
system.l2c.ReadReq_miss_latency::cpu1.dtb.walker      5378500                       # number of ReadReq miss cycles
system.l2c.ReadReq_miss_latency::cpu1.inst    748114750                       # number of ReadReq miss cycles
system.l2c.ReadReq_miss_latency::cpu1.data    648227493                       # number of ReadReq miss cycles
system.l2c.ReadReq_miss_latency::total     2808896985                       # number of ReadReq miss cycles
system.l2c.UpgradeReq_miss_latency::cpu0.data       332986                       # number of UpgradeReq miss cycles
system.l2c.UpgradeReq_miss_latency::cpu1.data       488479                       # number of UpgradeReq miss cycles
system.l2c.UpgradeReq_miss_latency::total       821465                       # number of UpgradeReq miss cycles
system.l2c.SCUpgradeReq_miss_latency::cpu0.data       116995                       # number of SCUpgradeReq miss cycles
system.l2c.SCUpgradeReq_miss_latency::cpu1.data       162993                       # number of SCUpgradeReq miss cycles
system.l2c.SCUpgradeReq_miss_latency::total       279988                       # number of SCUpgradeReq miss cycles
system.l2c.ReadExReq_miss_latency::cpu0.data   5737567060                       # number of ReadExReq miss cycles
system.l2c.ReadExReq_miss_latency::cpu1.data   5114170560                       # number of ReadExReq miss cycles
system.l2c.ReadExReq_miss_latency::total  10851737620                       # number of ReadExReq miss cycles
system.l2c.demand_miss_latency::cpu0.dtb.walker      5322750                       # number of demand (read+write) miss cycles
system.l2c.demand_miss_latency::cpu0.itb.walker        74500                       # number of demand (read+write) miss cycles
system.l2c.demand_miss_latency::cpu0.inst    823464750                       # number of demand (read+write) miss cycles
system.l2c.demand_miss_latency::cpu0.data   6315881302                       # number of demand (read+write) miss cycles
system.l2c.demand_miss_latency::cpu1.dtb.walker      5378500                       # number of demand (read+write) miss cycles
system.l2c.demand_miss_latency::cpu1.inst    748114750                       # number of demand (read+write) miss cycles
system.l2c.demand_miss_latency::cpu1.data   5762398053                       # number of demand (read+write) miss cycles
system.l2c.demand_miss_latency::total     13660634605                       # number of demand (read+write) miss cycles
system.l2c.overall_miss_latency::cpu0.dtb.walker      5322750                       # number of overall miss cycles
system.l2c.overall_miss_latency::cpu0.itb.walker        74500                       # number of overall miss cycles
system.l2c.overall_miss_latency::cpu0.inst    823464750                       # number of overall miss cycles
system.l2c.overall_miss_latency::cpu0.data   6315881302                       # number of overall miss cycles
system.l2c.overall_miss_latency::cpu1.dtb.walker      5378500                       # number of overall miss cycles
system.l2c.overall_miss_latency::cpu1.inst    748114750                       # number of overall miss cycles
system.l2c.overall_miss_latency::cpu1.data   5762398053                       # number of overall miss cycles
system.l2c.overall_miss_latency::total    13660634605                       # number of overall miss cycles
system.l2c.ReadReq_accesses::cpu0.dtb.walker        36886                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu0.itb.walker         9300                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu0.inst         969937                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu0.data         279079                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu1.dtb.walker        36808                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu1.itb.walker         7294                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu1.inst         974871                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu1.data         277153                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::total            2591328                       # number of ReadReq accesses(hits+misses)
system.l2c.Writeback_accesses::writebacks       703475                       # number of Writeback accesses(hits+misses)
system.l2c.Writeback_accesses::total           703475                       # number of Writeback accesses(hits+misses)
system.l2c.UpgradeReq_accesses::cpu0.data         1338                       # number of UpgradeReq accesses(hits+misses)
system.l2c.UpgradeReq_accesses::cpu1.data         1506                       # number of UpgradeReq accesses(hits+misses)
system.l2c.UpgradeReq_accesses::total            2844                       # number of UpgradeReq accesses(hits+misses)
system.l2c.SCUpgradeReq_accesses::cpu0.data           28                       # number of SCUpgradeReq accesses(hits+misses)
system.l2c.SCUpgradeReq_accesses::cpu1.data           49                       # number of SCUpgradeReq accesses(hits+misses)
system.l2c.SCUpgradeReq_accesses::total            77                       # number of SCUpgradeReq accesses(hits+misses)
system.l2c.ReadExReq_accesses::cpu0.data       152477                       # number of ReadExReq accesses(hits+misses)
system.l2c.ReadExReq_accesses::cpu1.data       144384                       # number of ReadExReq accesses(hits+misses)
system.l2c.ReadExReq_accesses::total           296861                       # number of ReadExReq accesses(hits+misses)
system.l2c.demand_accesses::cpu0.dtb.walker        36886                       # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu0.itb.walker         9300                       # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu0.inst          969937                       # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu0.data          431556                       # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu1.dtb.walker        36808                       # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu1.itb.walker         7294                       # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu1.inst          974871                       # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu1.data          421537                       # number of demand (read+write) accesses
system.l2c.demand_accesses::total             2888189                       # number of demand (read+write) accesses
system.l2c.overall_accesses::cpu0.dtb.walker        36886                       # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu0.itb.walker         9300                       # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu0.inst         969937                       # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu0.data         431556                       # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu1.dtb.walker        36808                       # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu1.itb.walker         7294                       # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu1.inst         974871                       # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu1.data         421537                       # number of overall (read+write) accesses
system.l2c.overall_accesses::total            2888189                       # number of overall (read+write) accesses
system.l2c.ReadReq_miss_rate::cpu0.dtb.walker     0.001816                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::cpu0.itb.walker     0.000108                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::cpu0.inst      0.011245                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::cpu0.data      0.025738                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::cpu1.dtb.walker     0.001875                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::cpu1.inst      0.010223                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::cpu1.data      0.028591                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::total          0.013938                       # miss rate for ReadReq accesses
system.l2c.UpgradeReq_miss_rate::cpu0.data     0.969357                       # miss rate for UpgradeReq accesses
system.l2c.UpgradeReq_miss_rate::cpu1.data     0.961487                       # miss rate for UpgradeReq accesses
system.l2c.UpgradeReq_miss_rate::total       0.965190                       # miss rate for UpgradeReq accesses
system.l2c.SCUpgradeReq_miss_rate::cpu0.data     0.285714                       # miss rate for SCUpgradeReq accesses
system.l2c.SCUpgradeReq_miss_rate::cpu1.data     0.367347                       # miss rate for SCUpgradeReq accesses
system.l2c.SCUpgradeReq_miss_rate::total     0.337662                       # miss rate for SCUpgradeReq accesses
system.l2c.ReadExReq_miss_rate::cpu0.data     0.490251                       # miss rate for ReadExReq accesses
system.l2c.ReadExReq_miss_rate::cpu1.data     0.454192                       # miss rate for ReadExReq accesses
system.l2c.ReadExReq_miss_rate::total        0.472713                       # miss rate for ReadExReq accesses
system.l2c.demand_miss_rate::cpu0.dtb.walker     0.001816                       # miss rate for demand accesses
system.l2c.demand_miss_rate::cpu0.itb.walker     0.000108                       # miss rate for demand accesses
system.l2c.demand_miss_rate::cpu0.inst       0.011245                       # miss rate for demand accesses
system.l2c.demand_miss_rate::cpu0.data       0.189859                       # miss rate for demand accesses
system.l2c.demand_miss_rate::cpu1.dtb.walker     0.001875                       # miss rate for demand accesses
system.l2c.demand_miss_rate::cpu1.inst       0.010223                       # miss rate for demand accesses
system.l2c.demand_miss_rate::cpu1.data       0.174367                       # miss rate for demand accesses
system.l2c.demand_miss_rate::total           0.061093                       # miss rate for demand accesses
system.l2c.overall_miss_rate::cpu0.dtb.walker     0.001816                       # miss rate for overall accesses
system.l2c.overall_miss_rate::cpu0.itb.walker     0.000108                       # miss rate for overall accesses
system.l2c.overall_miss_rate::cpu0.inst      0.011245                       # miss rate for overall accesses
system.l2c.overall_miss_rate::cpu0.data      0.189859                       # miss rate for overall accesses
system.l2c.overall_miss_rate::cpu1.dtb.walker     0.001875                       # miss rate for overall accesses
system.l2c.overall_miss_rate::cpu1.inst      0.010223                       # miss rate for overall accesses
system.l2c.overall_miss_rate::cpu1.data      0.174367                       # miss rate for overall accesses
system.l2c.overall_miss_rate::total          0.061093                       # miss rate for overall accesses
system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 79444.029851                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker        74500                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::cpu0.inst 75498.739342                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::cpu0.data 80511.519142                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 77949.275362                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::cpu1.inst 75066.701786                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::cpu1.data 81805.589727                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::total 77772.156741                       # average ReadReq miss latency
system.l2c.UpgradeReq_avg_miss_latency::cpu0.data   256.735544                       # average UpgradeReq miss latency
system.l2c.UpgradeReq_avg_miss_latency::cpu1.data   337.347376                       # average UpgradeReq miss latency
system.l2c.UpgradeReq_avg_miss_latency::total   299.258652                       # average UpgradeReq miss latency
system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 14624.375000                       # average SCUpgradeReq miss latency
system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data  9055.166667                       # average SCUpgradeReq miss latency
system.l2c.SCUpgradeReq_avg_miss_latency::total 10768.769231                       # average SCUpgradeReq miss latency
system.l2c.ReadExReq_avg_miss_latency::cpu0.data 76754.696329                       # average ReadExReq miss latency
system.l2c.ReadExReq_avg_miss_latency::cpu1.data 77986.070938                       # average ReadExReq miss latency
system.l2c.ReadExReq_avg_miss_latency::total 77330.133400                       # average ReadExReq miss latency
system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 79444.029851                       # average overall miss latency
system.l2c.demand_avg_miss_latency::cpu0.itb.walker        74500                       # average overall miss latency
system.l2c.demand_avg_miss_latency::cpu0.inst 75498.739342                       # average overall miss latency
system.l2c.demand_avg_miss_latency::cpu0.data 77084.045914                       # average overall miss latency
system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 77949.275362                       # average overall miss latency
system.l2c.demand_avg_miss_latency::cpu1.inst 75066.701786                       # average overall miss latency
system.l2c.demand_avg_miss_latency::cpu1.data 78397.840236                       # average overall miss latency
system.l2c.demand_avg_miss_latency::total 77420.611317                       # average overall miss latency
system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 79444.029851                       # average overall miss latency
system.l2c.overall_avg_miss_latency::cpu0.itb.walker        74500                       # average overall miss latency
system.l2c.overall_avg_miss_latency::cpu0.inst 75498.739342                       # average overall miss latency
system.l2c.overall_avg_miss_latency::cpu0.data 77084.045914                       # average overall miss latency
system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 77949.275362                       # average overall miss latency
system.l2c.overall_avg_miss_latency::cpu1.inst 75066.701786                       # average overall miss latency
system.l2c.overall_avg_miss_latency::cpu1.data 78397.840236                       # average overall miss latency
system.l2c.overall_avg_miss_latency::total 77420.611317                       # average overall miss latency
system.l2c.blocked_cycles::no_mshrs                 0                       # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets               0                       # number of cycles access was blocked
system.l2c.blocked::no_mshrs                        0                       # number of cycles access was blocked
system.l2c.blocked::no_targets                      0                       # number of cycles access was blocked
system.l2c.avg_blocked_cycles::no_mshrs           nan                       # average number of cycles each access was blocked
system.l2c.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.l2c.fast_writes                              0                       # number of fast writes performed
system.l2c.cache_copies                             0                       # number of cache copies performed
system.l2c.writebacks::writebacks               95499                       # number of writebacks
system.l2c.writebacks::total                    95499                       # number of writebacks
system.l2c.ReadReq_mshr_hits::cpu0.inst             7                       # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::cpu0.data            73                       # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::cpu1.inst             4                       # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::cpu1.data            66                       # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::total               150                       # number of ReadReq MSHR hits
system.l2c.demand_mshr_hits::cpu0.inst              7                       # number of demand (read+write) MSHR hits
system.l2c.demand_mshr_hits::cpu0.data             73                       # number of demand (read+write) MSHR hits
system.l2c.demand_mshr_hits::cpu1.inst              4                       # number of demand (read+write) MSHR hits
system.l2c.demand_mshr_hits::cpu1.data             66                       # number of demand (read+write) MSHR hits
system.l2c.demand_mshr_hits::total                150                       # number of demand (read+write) MSHR hits
system.l2c.overall_mshr_hits::cpu0.inst             7                       # number of overall MSHR hits
system.l2c.overall_mshr_hits::cpu0.data            73                       # number of overall MSHR hits
system.l2c.overall_mshr_hits::cpu1.inst             4                       # number of overall MSHR hits
system.l2c.overall_mshr_hits::cpu1.data            66                       # number of overall MSHR hits
system.l2c.overall_mshr_hits::total               150                       # number of overall MSHR hits
system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker           67                       # number of ReadReq MSHR misses
system.l2c.ReadReq_mshr_misses::cpu0.itb.walker            1                       # number of ReadReq MSHR misses
system.l2c.ReadReq_mshr_misses::cpu0.inst        10900                       # number of ReadReq MSHR misses
system.l2c.ReadReq_mshr_misses::cpu0.data         7110                       # number of ReadReq MSHR misses
system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker           69                       # number of ReadReq MSHR misses
system.l2c.ReadReq_mshr_misses::cpu1.inst         9962                       # number of ReadReq MSHR misses
system.l2c.ReadReq_mshr_misses::cpu1.data         7858                       # number of ReadReq MSHR misses
system.l2c.ReadReq_mshr_misses::total           35967                       # number of ReadReq MSHR misses
system.l2c.UpgradeReq_mshr_misses::cpu0.data         1297                       # number of UpgradeReq MSHR misses
system.l2c.UpgradeReq_mshr_misses::cpu1.data         1448                       # number of UpgradeReq MSHR misses
system.l2c.UpgradeReq_mshr_misses::total         2745                       # number of UpgradeReq MSHR misses
system.l2c.SCUpgradeReq_mshr_misses::cpu0.data            8                       # number of SCUpgradeReq MSHR misses
system.l2c.SCUpgradeReq_mshr_misses::cpu1.data           18                       # number of SCUpgradeReq MSHR misses
system.l2c.SCUpgradeReq_mshr_misses::total           26                       # number of SCUpgradeReq MSHR misses
system.l2c.ReadExReq_mshr_misses::cpu0.data        74752                       # number of ReadExReq MSHR misses
system.l2c.ReadExReq_mshr_misses::cpu1.data        65578                       # number of ReadExReq MSHR misses
system.l2c.ReadExReq_mshr_misses::total        140330                       # number of ReadExReq MSHR misses
system.l2c.demand_mshr_misses::cpu0.dtb.walker           67                       # number of demand (read+write) MSHR misses
system.l2c.demand_mshr_misses::cpu0.itb.walker            1                       # number of demand (read+write) MSHR misses
system.l2c.demand_mshr_misses::cpu0.inst        10900                       # number of demand (read+write) MSHR misses
system.l2c.demand_mshr_misses::cpu0.data        81862                       # number of demand (read+write) MSHR misses
system.l2c.demand_mshr_misses::cpu1.dtb.walker           69                       # number of demand (read+write) MSHR misses
system.l2c.demand_mshr_misses::cpu1.inst         9962                       # number of demand (read+write) MSHR misses
system.l2c.demand_mshr_misses::cpu1.data        73436                       # number of demand (read+write) MSHR misses
system.l2c.demand_mshr_misses::total           176297                       # number of demand (read+write) MSHR misses
system.l2c.overall_mshr_misses::cpu0.dtb.walker           67                       # number of overall MSHR misses
system.l2c.overall_mshr_misses::cpu0.itb.walker            1                       # number of overall MSHR misses
system.l2c.overall_mshr_misses::cpu0.inst        10900                       # number of overall MSHR misses
system.l2c.overall_mshr_misses::cpu0.data        81862                       # number of overall MSHR misses
system.l2c.overall_mshr_misses::cpu1.dtb.walker           69                       # number of overall MSHR misses
system.l2c.overall_mshr_misses::cpu1.inst         9962                       # number of overall MSHR misses
system.l2c.overall_mshr_misses::cpu1.data        73436                       # number of overall MSHR misses
system.l2c.overall_mshr_misses::total          176297                       # number of overall MSHR misses
system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker      4490750                       # number of ReadReq MSHR miss cycles
system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker        62500                       # number of ReadReq MSHR miss cycles
system.l2c.ReadReq_mshr_miss_latency::cpu0.inst    686038500                       # number of ReadReq MSHR miss cycles
system.l2c.ReadReq_mshr_miss_latency::cpu0.data    485251492                       # number of ReadReq MSHR miss cycles
system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker      4523000                       # number of ReadReq MSHR miss cycles
system.l2c.ReadReq_mshr_miss_latency::cpu1.inst    622453000                       # number of ReadReq MSHR miss cycles
system.l2c.ReadReq_mshr_miss_latency::cpu1.data    546649743                       # number of ReadReq MSHR miss cycles
system.l2c.ReadReq_mshr_miss_latency::total   2349468985                       # number of ReadReq MSHR miss cycles
system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data     12978796                       # number of UpgradeReq MSHR miss cycles
system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data     14543948                       # number of UpgradeReq MSHR miss cycles
system.l2c.UpgradeReq_mshr_miss_latency::total     27522744                       # number of UpgradeReq MSHR miss cycles
system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data        80008                       # number of SCUpgradeReq MSHR miss cycles
system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data       180018                       # number of SCUpgradeReq MSHR miss cycles
system.l2c.SCUpgradeReq_mshr_miss_latency::total       260026                       # number of SCUpgradeReq MSHR miss cycles
system.l2c.ReadExReq_mshr_miss_latency::cpu0.data   4804678440                       # number of ReadExReq MSHR miss cycles
system.l2c.ReadExReq_mshr_miss_latency::cpu1.data   4298471440                       # number of ReadExReq MSHR miss cycles
system.l2c.ReadExReq_mshr_miss_latency::total   9103149880                       # number of ReadExReq MSHR miss cycles
system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker      4490750                       # number of demand (read+write) MSHR miss cycles
system.l2c.demand_mshr_miss_latency::cpu0.itb.walker        62500                       # number of demand (read+write) MSHR miss cycles
system.l2c.demand_mshr_miss_latency::cpu0.inst    686038500                       # number of demand (read+write) MSHR miss cycles
system.l2c.demand_mshr_miss_latency::cpu0.data   5289929932                       # number of demand (read+write) MSHR miss cycles
system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker      4523000                       # number of demand (read+write) MSHR miss cycles
system.l2c.demand_mshr_miss_latency::cpu1.inst    622453000                       # number of demand (read+write) MSHR miss cycles
system.l2c.demand_mshr_miss_latency::cpu1.data   4845121183                       # number of demand (read+write) MSHR miss cycles
system.l2c.demand_mshr_miss_latency::total  11452618865                       # number of demand (read+write) MSHR miss cycles
system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker      4490750                       # number of overall MSHR miss cycles
system.l2c.overall_mshr_miss_latency::cpu0.itb.walker        62500                       # number of overall MSHR miss cycles
system.l2c.overall_mshr_miss_latency::cpu0.inst    686038500                       # number of overall MSHR miss cycles
system.l2c.overall_mshr_miss_latency::cpu0.data   5289929932                       # number of overall MSHR miss cycles
system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker      4523000                       # number of overall MSHR miss cycles
system.l2c.overall_mshr_miss_latency::cpu1.inst    622453000                       # number of overall MSHR miss cycles
system.l2c.overall_mshr_miss_latency::cpu1.data   4845121183                       # number of overall MSHR miss cycles
system.l2c.overall_mshr_miss_latency::total  11452618865                       # number of overall MSHR miss cycles
system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst     35706500                       # number of ReadReq MSHR uncacheable cycles
system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data   2951901500                       # number of ReadReq MSHR uncacheable cycles
system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data   2427343500                       # number of ReadReq MSHR uncacheable cycles
system.l2c.ReadReq_mshr_uncacheable_latency::total   5414951500                       # number of ReadReq MSHR uncacheable cycles
system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data   2228661000                       # number of WriteReq MSHR uncacheable cycles
system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data   1873526999                       # number of WriteReq MSHR uncacheable cycles
system.l2c.WriteReq_mshr_uncacheable_latency::total   4102187999                       # number of WriteReq MSHR uncacheable cycles
system.l2c.overall_mshr_uncacheable_latency::cpu0.inst     35706500                       # number of overall MSHR uncacheable cycles
system.l2c.overall_mshr_uncacheable_latency::cpu0.data   5180562500                       # number of overall MSHR uncacheable cycles
system.l2c.overall_mshr_uncacheable_latency::cpu1.data   4300870499                       # number of overall MSHR uncacheable cycles
system.l2c.overall_mshr_uncacheable_latency::total   9517139499                       # number of overall MSHR uncacheable cycles
system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker     0.001816                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker     0.000108                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::cpu0.inst     0.011238                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::cpu0.data     0.025477                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker     0.001875                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::cpu1.inst     0.010219                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::cpu1.data     0.028353                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::total     0.013880                       # mshr miss rate for ReadReq accesses
system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data     0.969357                       # mshr miss rate for UpgradeReq accesses
system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data     0.961487                       # mshr miss rate for UpgradeReq accesses
system.l2c.UpgradeReq_mshr_miss_rate::total     0.965190                       # mshr miss rate for UpgradeReq accesses
system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data     0.285714                       # mshr miss rate for SCUpgradeReq accesses
system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data     0.367347                       # mshr miss rate for SCUpgradeReq accesses
system.l2c.SCUpgradeReq_mshr_miss_rate::total     0.337662                       # mshr miss rate for SCUpgradeReq accesses
system.l2c.ReadExReq_mshr_miss_rate::cpu0.data     0.490251                       # mshr miss rate for ReadExReq accesses
system.l2c.ReadExReq_mshr_miss_rate::cpu1.data     0.454192                       # mshr miss rate for ReadExReq accesses
system.l2c.ReadExReq_mshr_miss_rate::total     0.472713                       # mshr miss rate for ReadExReq accesses
system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker     0.001816                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::cpu0.itb.walker     0.000108                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::cpu0.inst     0.011238                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::cpu0.data     0.189690                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker     0.001875                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::cpu1.inst     0.010219                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::cpu1.data     0.174210                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::total      0.061041                       # mshr miss rate for demand accesses
system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker     0.001816                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::cpu0.itb.walker     0.000108                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::cpu0.inst     0.011238                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::cpu0.data     0.189690                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker     0.001875                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::cpu1.inst     0.010219                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::cpu1.data     0.174210                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::total     0.061041                       # mshr miss rate for overall accesses
system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 67026.119403                       # average ReadReq mshr miss latency
system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker        62500                       # average ReadReq mshr miss latency
system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 62939.311927                       # average ReadReq mshr miss latency
system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 68249.154993                       # average ReadReq mshr miss latency
system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 65550.724638                       # average ReadReq mshr miss latency
system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 62482.734391                       # average ReadReq mshr miss latency
system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 69566.014635                       # average ReadReq mshr miss latency
system.l2c.ReadReq_avg_mshr_miss_latency::total 65322.906692                       # average ReadReq mshr miss latency
system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10006.781804                       # average UpgradeReq mshr miss latency
system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10044.162983                       # average UpgradeReq mshr miss latency
system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10026.500546                       # average UpgradeReq mshr miss latency
system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data        10001                       # average SCUpgradeReq mshr miss latency
system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data        10001                       # average SCUpgradeReq mshr miss latency
system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total        10001                       # average SCUpgradeReq mshr miss latency
system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 64274.914919                       # average ReadExReq mshr miss latency
system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 65547.461649                       # average ReadExReq mshr miss latency
system.l2c.ReadExReq_avg_mshr_miss_latency::total 64869.592247                       # average ReadExReq mshr miss latency
system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 67026.119403                       # average overall mshr miss latency
system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker        62500                       # average overall mshr miss latency
system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 62939.311927                       # average overall mshr miss latency
system.l2c.demand_avg_mshr_miss_latency::cpu0.data 64620.091520                       # average overall mshr miss latency
system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 65550.724638                       # average overall mshr miss latency
system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 62482.734391                       # average overall mshr miss latency
system.l2c.demand_avg_mshr_miss_latency::cpu1.data 65977.465861                       # average overall mshr miss latency
system.l2c.demand_avg_mshr_miss_latency::total 64962.074596                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 67026.119403                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker        62500                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 62939.311927                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency::cpu0.data 64620.091520                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 65550.724638                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 62482.734391                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency::cpu1.data 65977.465861                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency::total 64962.074596                       # average overall mshr miss latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst          inf                       # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average WriteReq mshr uncacheable latency
system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average WriteReq mshr uncacheable latency
system.l2c.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.inst          inf                       # average overall mshr uncacheable latency
system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average overall mshr uncacheable latency
system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average overall mshr uncacheable latency
system.l2c.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
system.l2c.no_allocate_misses                       0                       # Number of misses that were no-allocate
system.membus.trans_dist::ReadReq               68015                       # Transaction distribution
system.membus.trans_dist::ReadResp              68014                       # Transaction distribution
system.membus.trans_dist::WriteReq              27608                       # Transaction distribution
system.membus.trans_dist::WriteResp             27608                       # Transaction distribution
system.membus.trans_dist::Writeback             95499                       # Transaction distribution
system.membus.trans_dist::WriteInvalidateReq        36224                       # Transaction distribution
system.membus.trans_dist::WriteInvalidateResp        36224                       # Transaction distribution
system.membus.trans_dist::UpgradeReq             4626                       # Transaction distribution
system.membus.trans_dist::SCUpgradeReq             26                       # Transaction distribution
system.membus.trans_dist::UpgradeResp            4652                       # Transaction distribution
system.membus.trans_dist::ReadExReq            138449                       # Transaction distribution
system.membus.trans_dist::ReadExResp           138449                       # Transaction distribution
system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave       105550                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port           20                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio         2070                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.l2c.mem_side::system.physmem.port       464808                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.l2c.mem_side::total       572448                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.iocache.mem_side::system.physmem.port        72712                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.iocache.mem_side::total        72712                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                 645160                       # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave       159197                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port          640                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio         4140                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.l2c.mem_side::system.physmem.port     17335960                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.l2c.mem_side::total     17499937                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.iocache.mem_side::system.physmem.port      2319296                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.iocache.mem_side::total      2319296                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total                19819233                       # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops                              234                       # Total snoops (count)
system.membus.snoop_fanout::samples            311043                       # Request fanout histogram
system.membus.snoop_fanout::mean                    1                       # Request fanout histogram
system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::0                       0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::1                  311043    100.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value               1                       # Request fanout histogram
system.membus.snoop_fanout::max_value               1                       # Request fanout histogram
system.membus.snoop_fanout::total              311043                       # Request fanout histogram
system.membus.reqLayer0.occupancy            81528999                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
system.membus.reqLayer1.occupancy               15812                       # Layer occupancy (ticks)
system.membus.reqLayer1.utilization               0.0                       # Layer utilization (%)
system.membus.reqLayer2.occupancy             1699500                       # Layer occupancy (ticks)
system.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
system.membus.reqLayer5.occupancy          1433996498                       # Layer occupancy (ticks)
system.membus.reqLayer5.utilization               0.1                       # Layer utilization (%)
system.membus.respLayer2.occupancy         1730108850                       # Layer occupancy (ticks)
system.membus.respLayer2.utilization              0.1                       # Layer utilization (%)
system.membus.respLayer3.occupancy           38499466                       # Layer occupancy (ticks)
system.membus.respLayer3.utilization              0.0                       # Layer utilization (%)
system.realview.ethernet.descDMAReads               0                       # Number of descriptors the device read w/ DMA
system.realview.ethernet.descDMAWrites              0                       # Number of descriptors the device wrote w/ DMA
system.realview.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
system.realview.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
system.realview.ethernet.postedSwi                  0                       # number of software interrupts posted to CPU
system.realview.ethernet.coalescedSwi             nan                       # average number of Swi's coalesced into each post
system.realview.ethernet.totalSwi                   0                       # total number of Swi written to ISR
system.realview.ethernet.postedRxIdle               0                       # number of rxIdle interrupts posted to CPU
system.realview.ethernet.coalescedRxIdle          nan                       # average number of RxIdle's coalesced into each post
system.realview.ethernet.totalRxIdle                0                       # total number of RxIdle written to ISR
system.realview.ethernet.postedRxOk                 0                       # number of RxOk interrupts posted to CPU
system.realview.ethernet.coalescedRxOk            nan                       # average number of RxOk's coalesced into each post
system.realview.ethernet.totalRxOk                  0                       # total number of RxOk written to ISR
system.realview.ethernet.postedRxDesc               0                       # number of RxDesc interrupts posted to CPU
system.realview.ethernet.coalescedRxDesc          nan                       # average number of RxDesc's coalesced into each post
system.realview.ethernet.totalRxDesc                0                       # total number of RxDesc written to ISR
system.realview.ethernet.postedTxOk                 0                       # number of TxOk interrupts posted to CPU
system.realview.ethernet.coalescedTxOk            nan                       # average number of TxOk's coalesced into each post
system.realview.ethernet.totalTxOk                  0                       # total number of TxOk written to ISR
system.realview.ethernet.postedTxIdle               0                       # number of TxIdle interrupts posted to CPU
system.realview.ethernet.coalescedTxIdle          nan                       # average number of TxIdle's coalesced into each post
system.realview.ethernet.totalTxIdle                0                       # total number of TxIdle written to ISR
system.realview.ethernet.postedTxDesc               0                       # number of TxDesc interrupts posted to CPU
system.realview.ethernet.coalescedTxDesc          nan                       # average number of TxDesc's coalesced into each post
system.realview.ethernet.totalTxDesc                0                       # total number of TxDesc written to ISR
system.realview.ethernet.postedRxOrn                0                       # number of RxOrn posted to CPU
system.realview.ethernet.coalescedRxOrn           nan                       # average number of RxOrn's coalesced into each post
system.realview.ethernet.totalRxOrn                 0                       # total number of RxOrn written to ISR
system.realview.ethernet.coalescedTotal           nan                       # average number of interrupts coalesced into each post
system.realview.ethernet.postedInterrupts            0                       # number of posts to CPU
system.realview.ethernet.droppedPackets             0                       # number of packets dropped
system.toL2Bus.trans_dist::ReadReq            2655847                       # Transaction distribution
system.toL2Bus.trans_dist::ReadResp           2655761                       # Transaction distribution
system.toL2Bus.trans_dist::WriteReq             27608                       # Transaction distribution
system.toL2Bus.trans_dist::WriteResp            27608                       # Transaction distribution
system.toL2Bus.trans_dist::Writeback           703475                       # Transaction distribution
system.toL2Bus.trans_dist::WriteInvalidateReq        36227                       # Transaction distribution
system.toL2Bus.trans_dist::UpgradeReq            2844                       # Transaction distribution
system.toL2Bus.trans_dist::SCUpgradeReq            77                       # Transaction distribution
system.toL2Bus.trans_dist::UpgradeResp           2921                       # Transaction distribution
system.toL2Bus.trans_dist::ReadExReq           296861                       # Transaction distribution
system.toL2Bus.trans_dist::ReadExResp          296861                       # Transaction distribution
system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side      3891199                       # Packet count per connected master and slave (bytes)
system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side      2533159                       # Packet count per connected master and slave (bytes)
system.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.l2c.cpu_side        43047                       # Packet count per connected master and slave (bytes)
system.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.l2c.cpu_side       169738                       # Packet count per connected master and slave (bytes)
system.toL2Bus.pkt_count::total               6637143                       # Packet count per connected master and slave (bytes)
system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side    124509952                       # Cumulative packet size per connected master and slave (bytes)
system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side     99813985                       # Cumulative packet size per connected master and slave (bytes)
system.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.l2c.cpu_side        66376                       # Cumulative packet size per connected master and slave (bytes)
system.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.l2c.cpu_side       294776                       # Cumulative packet size per connected master and slave (bytes)
system.toL2Bus.pkt_size::total              224685089                       # Cumulative packet size per connected master and slave (bytes)
system.toL2Bus.snoops                           69111                       # Total snoops (count)
system.toL2Bus.snoop_fanout::samples          3663534                       # Request fanout histogram
system.toL2Bus.snoop_fanout::mean            5.009957                       # Request fanout histogram
system.toL2Bus.snoop_fanout::stdev           0.099284                       # Request fanout histogram
system.toL2Bus.snoop_fanout::underflows             0      0.00%      0.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::0                      0      0.00%      0.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::1                      0      0.00%      0.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::2                      0      0.00%      0.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::3                      0      0.00%      0.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::4                      0      0.00%      0.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::5                3627058     99.00%     99.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::6                  36476      1.00%    100.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::overflows              0      0.00%    100.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::min_value              5                       # Request fanout histogram
system.toL2Bus.snoop_fanout::max_value              6                       # Request fanout histogram
system.toL2Bus.snoop_fanout::total            3663534                       # Request fanout histogram
system.toL2Bus.reqLayer0.occupancy         4671361722                       # Layer occupancy (ticks)
system.toL2Bus.reqLayer0.utilization              0.2                       # Layer utilization (%)
system.toL2Bus.snoopLayer0.occupancy           738000                       # Layer occupancy (ticks)
system.toL2Bus.snoopLayer0.utilization            0.0                       # Layer utilization (%)
system.toL2Bus.respLayer0.occupancy        8762587438                       # Layer occupancy (ticks)
system.toL2Bus.respLayer0.utilization             0.3                       # Layer utilization (%)
system.toL2Bus.respLayer1.occupancy        3909721674                       # Layer occupancy (ticks)
system.toL2Bus.respLayer1.utilization             0.1                       # Layer utilization (%)
system.toL2Bus.respLayer2.occupancy          26515368                       # Layer occupancy (ticks)
system.toL2Bus.respLayer2.utilization             0.0                       # Layer utilization (%)
system.toL2Bus.respLayer3.occupancy          96849116                       # Layer occupancy (ticks)
system.toL2Bus.respLayer3.utilization             0.0                       # Layer utilization (%)
system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
system.cpu0.kern.inst.quiesce                    3039                       # number of quiesce instructions executed
system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
system.cpu1.kern.inst.quiesce                       0                       # number of quiesce instructions executed

---------- End Simulation Statistics   ----------