summaryrefslogtreecommitdiff
path: root/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
blob: c625269852cdb6045b2cf3251d7ca5f1046a1869 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913

---------- Begin Simulation Statistics ----------
sim_seconds                                  5.161178                       # Number of seconds simulated
sim_ticks                                5161177988500                       # Number of ticks simulated
final_tick                               5161177988500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 290092                       # Simulator instruction rate (inst/s)
host_tick_rate                             1780684720                       # Simulator tick rate (ticks/s)
host_mem_usage                                 364016                       # Number of bytes of host memory used
host_seconds                                  2898.42                       # Real time elapsed on the host
sim_insts                                   840808469                       # Number of instructions simulated
system.physmem.bytes_read                    16106624                       # Number of bytes read from this memory
system.physmem.bytes_inst_read                1233856                       # Number of instructions bytes read from this memory
system.physmem.bytes_written                 12115136                       # Number of bytes written to this memory
system.physmem.num_reads                       251666                       # Number of read requests responded to by this memory
system.physmem.num_writes                      189299                       # Number of write requests responded to by this memory
system.physmem.num_other                            0                       # Number of other requests responded to by this memory
system.physmem.bw_read                        3120726                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read                    239065                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write                       2347359                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total                       5468085                       # Total bandwidth to/from this memory (bytes/s)
system.l2c.replacements                        169467                       # number of replacements
system.l2c.tagsinuse                     38339.786444                       # Cycle average of tags in use
system.l2c.total_refs                         3812924                       # Total number of references to valid blocks.
system.l2c.sampled_refs                        204660                       # Sample count of references to valid blocks.
system.l2c.avg_refs                         18.630529                       # Average number of references to valid blocks.
system.l2c.warmup_cycle                             0                       # Cycle when the warmup percentage was hit.
system.l2c.occ_blocks::0                 11950.408174                       # Average occupied blocks per context
system.l2c.occ_blocks::1                 26389.378270                       # Average occupied blocks per context
system.l2c.occ_percent::0                    0.182349                       # Average percentage of cache occupancy
system.l2c.occ_percent::1                    0.402670                       # Average percentage of cache occupancy
system.l2c.ReadReq_hits::0                    2335607                       # number of ReadReq hits
system.l2c.ReadReq_hits::1                     145488                       # number of ReadReq hits
system.l2c.ReadReq_hits::total                2481095                       # number of ReadReq hits
system.l2c.Writeback_hits::0                  1594493                       # number of Writeback hits
system.l2c.Writeback_hits::total              1594493                       # number of Writeback hits
system.l2c.UpgradeReq_hits::0                     327                       # number of UpgradeReq hits
system.l2c.UpgradeReq_hits::total                 327                       # number of UpgradeReq hits
system.l2c.ReadExReq_hits::0                   150672                       # number of ReadExReq hits
system.l2c.ReadExReq_hits::total               150672                       # number of ReadExReq hits
system.l2c.demand_hits::0                     2486279                       # number of demand (read+write) hits
system.l2c.demand_hits::1                      145488                       # number of demand (read+write) hits
system.l2c.demand_hits::total                 2631767                       # number of demand (read+write) hits
system.l2c.overall_hits::0                    2486279                       # number of overall hits
system.l2c.overall_hits::1                     145488                       # number of overall hits
system.l2c.overall_hits::total                2631767                       # number of overall hits
system.l2c.ReadReq_misses::0                    66850                       # number of ReadReq misses
system.l2c.ReadReq_misses::1                      109                       # number of ReadReq misses
system.l2c.ReadReq_misses::total                66959                       # number of ReadReq misses
system.l2c.UpgradeReq_misses::0                  3932                       # number of UpgradeReq misses
system.l2c.UpgradeReq_misses::total              3932                       # number of UpgradeReq misses
system.l2c.ReadExReq_misses::0                 142221                       # number of ReadExReq misses
system.l2c.ReadExReq_misses::total             142221                       # number of ReadExReq misses
system.l2c.demand_misses::0                    209071                       # number of demand (read+write) misses
system.l2c.demand_misses::1                       109                       # number of demand (read+write) misses
system.l2c.demand_misses::total                209180                       # number of demand (read+write) misses
system.l2c.overall_misses::0                   209071                       # number of overall misses
system.l2c.overall_misses::1                      109                       # number of overall misses
system.l2c.overall_misses::total               209180                       # number of overall misses
system.l2c.ReadReq_miss_latency            3511861000                       # number of ReadReq miss cycles
system.l2c.UpgradeReq_miss_latency           38996000                       # number of UpgradeReq miss cycles
system.l2c.ReadExReq_miss_latency          7442399000                       # number of ReadExReq miss cycles
system.l2c.demand_miss_latency            10954260000                       # number of demand (read+write) miss cycles
system.l2c.overall_miss_latency           10954260000                       # number of overall miss cycles
system.l2c.ReadReq_accesses::0                2402457                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::1                 145597                       # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::total            2548054                       # number of ReadReq accesses(hits+misses)
system.l2c.Writeback_accesses::0              1594493                       # number of Writeback accesses(hits+misses)
system.l2c.Writeback_accesses::total          1594493                       # number of Writeback accesses(hits+misses)
system.l2c.UpgradeReq_accesses::0                4259                       # number of UpgradeReq accesses(hits+misses)
system.l2c.UpgradeReq_accesses::total            4259                       # number of UpgradeReq accesses(hits+misses)
system.l2c.ReadExReq_accesses::0               292893                       # number of ReadExReq accesses(hits+misses)
system.l2c.ReadExReq_accesses::total           292893                       # number of ReadExReq accesses(hits+misses)
system.l2c.demand_accesses::0                 2695350                       # number of demand (read+write) accesses
system.l2c.demand_accesses::1                  145597                       # number of demand (read+write) accesses
system.l2c.demand_accesses::total             2840947                       # number of demand (read+write) accesses
system.l2c.overall_accesses::0                2695350                       # number of overall (read+write) accesses
system.l2c.overall_accesses::1                 145597                       # number of overall (read+write) accesses
system.l2c.overall_accesses::total            2840947                       # number of overall (read+write) accesses
system.l2c.ReadReq_miss_rate::0              0.027826                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::1              0.000749                       # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::total          0.028574                       # miss rate for ReadReq accesses
system.l2c.UpgradeReq_miss_rate::0           0.923221                       # miss rate for UpgradeReq accesses
system.l2c.ReadExReq_miss_rate::0            0.485573                       # miss rate for ReadExReq accesses
system.l2c.demand_miss_rate::0               0.077567                       # miss rate for demand accesses
system.l2c.demand_miss_rate::1               0.000749                       # miss rate for demand accesses
system.l2c.demand_miss_rate::total           0.078316                       # miss rate for demand accesses
system.l2c.overall_miss_rate::0              0.077567                       # miss rate for overall accesses
system.l2c.overall_miss_rate::1              0.000749                       # miss rate for overall accesses
system.l2c.overall_miss_rate::total          0.078316                       # miss rate for overall accesses
system.l2c.ReadReq_avg_miss_latency::0   52533.448018                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::1   32218908.256881                       # average ReadReq miss latency
system.l2c.ReadReq_avg_miss_latency::total 32271441.704899                       # average ReadReq miss latency
system.l2c.UpgradeReq_avg_miss_latency::0  9917.599186                       # average UpgradeReq miss latency
system.l2c.UpgradeReq_avg_miss_latency::1          inf                       # average UpgradeReq miss latency
system.l2c.UpgradeReq_avg_miss_latency::total          inf                       # average UpgradeReq miss latency
system.l2c.ReadExReq_avg_miss_latency::0 52329.817678                       # average ReadExReq miss latency
system.l2c.ReadExReq_avg_miss_latency::1          inf                       # average ReadExReq miss latency
system.l2c.ReadExReq_avg_miss_latency::total          inf                       # average ReadExReq miss latency
system.l2c.demand_avg_miss_latency::0    52394.928039                       # average overall miss latency
system.l2c.demand_avg_miss_latency::1    100497798.165138                       # average overall miss latency
system.l2c.demand_avg_miss_latency::total 100550193.093176                       # average overall miss latency
system.l2c.overall_avg_miss_latency::0   52394.928039                       # average overall miss latency
system.l2c.overall_avg_miss_latency::1   100497798.165138                       # average overall miss latency
system.l2c.overall_avg_miss_latency::total 100550193.093176                       # average overall miss latency
system.l2c.blocked_cycles::no_mshrs                 0                       # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets               0                       # number of cycles access was blocked
system.l2c.blocked::no_mshrs                        0                       # number of cycles access was blocked
system.l2c.blocked::no_targets                      0                       # number of cycles access was blocked
system.l2c.avg_blocked_cycles::no_mshrs      no_value                       # average number of cycles each access was blocked
system.l2c.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.l2c.fast_writes                              0                       # number of fast writes performed
system.l2c.cache_copies                             0                       # number of cache copies performed
system.l2c.writebacks                          142631                       # number of writebacks
system.l2c.ReadReq_mshr_hits                        2                       # number of ReadReq MSHR hits
system.l2c.demand_mshr_hits                         2                       # number of demand (read+write) MSHR hits
system.l2c.overall_mshr_hits                        2                       # number of overall MSHR hits
system.l2c.ReadReq_mshr_misses                  66957                       # number of ReadReq MSHR misses
system.l2c.UpgradeReq_mshr_misses                3932                       # number of UpgradeReq MSHR misses
system.l2c.ReadExReq_mshr_misses               142221                       # number of ReadExReq MSHR misses
system.l2c.demand_mshr_misses                  209178                       # number of demand (read+write) MSHR misses
system.l2c.overall_mshr_misses                 209178                       # number of overall MSHR misses
system.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.l2c.ReadReq_mshr_miss_latency       2695362500                       # number of ReadReq MSHR miss cycles
system.l2c.UpgradeReq_mshr_miss_latency     157637000                       # number of UpgradeReq MSHR miss cycles
system.l2c.ReadExReq_mshr_miss_latency     5708607000                       # number of ReadExReq MSHR miss cycles
system.l2c.demand_mshr_miss_latency        8403969500                       # number of demand (read+write) MSHR miss cycles
system.l2c.overall_mshr_miss_latency       8403969500                       # number of overall MSHR miss cycles
system.l2c.ReadReq_mshr_uncacheable_latency  59978490000                       # number of ReadReq MSHR uncacheable cycles
system.l2c.WriteReq_mshr_uncacheable_latency   1230737500                       # number of WriteReq MSHR uncacheable cycles
system.l2c.overall_mshr_uncacheable_latency  61209227500                       # number of overall MSHR uncacheable cycles
system.l2c.ReadReq_mshr_miss_rate::0         0.027870                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::1         0.459879                       # mshr miss rate for ReadReq accesses
system.l2c.ReadReq_mshr_miss_rate::total     0.487749                       # mshr miss rate for ReadReq accesses
system.l2c.UpgradeReq_mshr_miss_rate::0      0.923221                       # mshr miss rate for UpgradeReq accesses
system.l2c.UpgradeReq_mshr_miss_rate::1           inf                       # mshr miss rate for UpgradeReq accesses
system.l2c.UpgradeReq_mshr_miss_rate::total          inf                       # mshr miss rate for UpgradeReq accesses
system.l2c.ReadExReq_mshr_miss_rate::0       0.485573                       # mshr miss rate for ReadExReq accesses
system.l2c.ReadExReq_mshr_miss_rate::1            inf                       # mshr miss rate for ReadExReq accesses
system.l2c.ReadExReq_mshr_miss_rate::total          inf                       # mshr miss rate for ReadExReq accesses
system.l2c.demand_mshr_miss_rate::0          0.077607                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::1          1.436692                       # mshr miss rate for demand accesses
system.l2c.demand_mshr_miss_rate::total      1.514299                       # mshr miss rate for demand accesses
system.l2c.overall_mshr_miss_rate::0         0.077607                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::1         1.436692                       # mshr miss rate for overall accesses
system.l2c.overall_mshr_miss_rate::total     1.514299                       # mshr miss rate for overall accesses
system.l2c.ReadReq_avg_mshr_miss_latency 40255.126424                       # average ReadReq mshr miss latency
system.l2c.UpgradeReq_avg_mshr_miss_latency 40090.793489                       # average UpgradeReq mshr miss latency
system.l2c.ReadExReq_avg_mshr_miss_latency 40138.987913                       # average ReadExReq mshr miss latency
system.l2c.demand_avg_mshr_miss_latency  40176.163363                       # average overall mshr miss latency
system.l2c.overall_avg_mshr_miss_latency 40176.163363                       # average overall mshr miss latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency          inf                       # average ReadReq mshr uncacheable latency
system.l2c.WriteReq_avg_mshr_uncacheable_latency          inf                       # average WriteReq mshr uncacheable latency
system.l2c.overall_avg_mshr_uncacheable_latency          inf                       # average overall mshr uncacheable latency
system.l2c.mshr_cap_events                          0                       # number of times MSHR cap was activated
system.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
system.l2c.no_allocate_misses                       0                       # Number of misses that were no-allocate
system.iocache.replacements                     47573                       # number of replacements
system.iocache.tagsinuse                     0.195398                       # Cycle average of tags in use
system.iocache.total_refs                           0                       # Total number of references to valid blocks.
system.iocache.sampled_refs                     47589                       # Sample count of references to valid blocks.
system.iocache.avg_refs                             0                       # Average number of references to valid blocks.
system.iocache.warmup_cycle              4994542788000                       # Cycle when the warmup percentage was hit.
system.iocache.occ_blocks::1                 0.195398                       # Average occupied blocks per context
system.iocache.occ_percent::1                0.012212                       # Average percentage of cache occupancy
system.iocache.demand_hits::0                       0                       # number of demand (read+write) hits
system.iocache.demand_hits::1                       0                       # number of demand (read+write) hits
system.iocache.demand_hits::total                   0                       # number of demand (read+write) hits
system.iocache.overall_hits::0                      0                       # number of overall hits
system.iocache.overall_hits::1                      0                       # number of overall hits
system.iocache.overall_hits::total                  0                       # number of overall hits
system.iocache.ReadReq_misses::1                  907                       # number of ReadReq misses
system.iocache.ReadReq_misses::total              907                       # number of ReadReq misses
system.iocache.WriteReq_misses::1               46720                       # number of WriteReq misses
system.iocache.WriteReq_misses::total           46720                       # number of WriteReq misses
system.iocache.demand_misses::0                     0                       # number of demand (read+write) misses
system.iocache.demand_misses::1                 47627                       # number of demand (read+write) misses
system.iocache.demand_misses::total             47627                       # number of demand (read+write) misses
system.iocache.overall_misses::0                    0                       # number of overall misses
system.iocache.overall_misses::1                47627                       # number of overall misses
system.iocache.overall_misses::total            47627                       # number of overall misses
system.iocache.ReadReq_miss_latency         113669932                       # number of ReadReq miss cycles
system.iocache.WriteReq_miss_latency       6372391160                       # number of WriteReq miss cycles
system.iocache.demand_miss_latency         6486061092                       # number of demand (read+write) miss cycles
system.iocache.overall_miss_latency        6486061092                       # number of overall miss cycles
system.iocache.ReadReq_accesses::1                907                       # number of ReadReq accesses(hits+misses)
system.iocache.ReadReq_accesses::total            907                       # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::1             46720                       # number of WriteReq accesses(hits+misses)
system.iocache.WriteReq_accesses::total         46720                       # number of WriteReq accesses(hits+misses)
system.iocache.demand_accesses::0                   0                       # number of demand (read+write) accesses
system.iocache.demand_accesses::1               47627                       # number of demand (read+write) accesses
system.iocache.demand_accesses::total           47627                       # number of demand (read+write) accesses
system.iocache.overall_accesses::0                  0                       # number of overall (read+write) accesses
system.iocache.overall_accesses::1              47627                       # number of overall (read+write) accesses
system.iocache.overall_accesses::total          47627                       # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::1                 1                       # miss rate for ReadReq accesses
system.iocache.WriteReq_miss_rate::1                1                       # miss rate for WriteReq accesses
system.iocache.demand_miss_rate::0           no_value                       # miss rate for demand accesses
system.iocache.demand_miss_rate::1                  1                       # miss rate for demand accesses
system.iocache.demand_miss_rate::total       no_value                       # miss rate for demand accesses
system.iocache.overall_miss_rate::0          no_value                       # miss rate for overall accesses
system.iocache.overall_miss_rate::1                 1                       # miss rate for overall accesses
system.iocache.overall_miss_rate::total      no_value                       # miss rate for overall accesses
system.iocache.ReadReq_avg_miss_latency::0          inf                       # average ReadReq miss latency
system.iocache.ReadReq_avg_miss_latency::1 125325.173098                       # average ReadReq miss latency
system.iocache.ReadReq_avg_miss_latency::total          inf                       # average ReadReq miss latency
system.iocache.WriteReq_avg_miss_latency::0          inf                       # average WriteReq miss latency
system.iocache.WriteReq_avg_miss_latency::1 136395.358733                       # average WriteReq miss latency
system.iocache.WriteReq_avg_miss_latency::total          inf                       # average WriteReq miss latency
system.iocache.demand_avg_miss_latency::0          inf                       # average overall miss latency
system.iocache.demand_avg_miss_latency::1 136184.540114                       # average overall miss latency
system.iocache.demand_avg_miss_latency::total          inf                       # average overall miss latency
system.iocache.overall_avg_miss_latency::0          inf                       # average overall miss latency
system.iocache.overall_avg_miss_latency::1 136184.540114                       # average overall miss latency
system.iocache.overall_avg_miss_latency::total          inf                       # average overall miss latency
system.iocache.blocked_cycles::no_mshrs      68679532                       # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.iocache.blocked::no_mshrs                11251                       # number of cycles access was blocked
system.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
system.iocache.avg_blocked_cycles::no_mshrs  6104.304684                       # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.iocache.fast_writes                          0                       # number of fast writes performed
system.iocache.cache_copies                         0                       # number of cache copies performed
system.iocache.writebacks                       46668                       # number of writebacks
system.iocache.demand_mshr_hits                     0                       # number of demand (read+write) MSHR hits
system.iocache.overall_mshr_hits                    0                       # number of overall MSHR hits
system.iocache.ReadReq_mshr_misses                907                       # number of ReadReq MSHR misses
system.iocache.WriteReq_mshr_misses             46720                       # number of WriteReq MSHR misses
system.iocache.demand_mshr_misses               47627                       # number of demand (read+write) MSHR misses
system.iocache.overall_mshr_misses              47627                       # number of overall MSHR misses
system.iocache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.iocache.ReadReq_mshr_miss_latency     66482982                       # number of ReadReq MSHR miss cycles
system.iocache.WriteReq_mshr_miss_latency   3942637876                       # number of WriteReq MSHR miss cycles
system.iocache.demand_mshr_miss_latency    4009120858                       # number of demand (read+write) MSHR miss cycles
system.iocache.overall_mshr_miss_latency   4009120858                       # number of overall MSHR miss cycles
system.iocache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.iocache.ReadReq_mshr_miss_rate::0          inf                       # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::1            1                       # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total          inf                       # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::0          inf                       # mshr miss rate for WriteReq accesses
system.iocache.WriteReq_mshr_miss_rate::1            1                       # mshr miss rate for WriteReq accesses
system.iocache.WriteReq_mshr_miss_rate::total          inf                       # mshr miss rate for WriteReq accesses
system.iocache.demand_mshr_miss_rate::0           inf                       # mshr miss rate for demand accesses
system.iocache.demand_mshr_miss_rate::1             1                       # mshr miss rate for demand accesses
system.iocache.demand_mshr_miss_rate::total          inf                       # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::0          inf                       # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::1            1                       # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total          inf                       # mshr miss rate for overall accesses
system.iocache.ReadReq_avg_mshr_miss_latency 73299.869901                       # average ReadReq mshr miss latency
system.iocache.WriteReq_avg_mshr_miss_latency 84388.653168                       # average WriteReq mshr miss latency
system.iocache.demand_avg_mshr_miss_latency 84177.480379                       # average overall mshr miss latency
system.iocache.overall_avg_mshr_miss_latency 84177.480379                       # average overall mshr miss latency
system.iocache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.iocache.mshr_cap_events                      0                       # number of times MSHR cap was activated
system.iocache.soft_prefetch_mshr_full              0                       # number of mshr full events for SW prefetching instrutions
system.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
system.pc.south_bridge.ide.disks0.dma_read_full_pages            0                       # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_bytes        34816                       # Number of bytes transfered via DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_txs           32                       # Number of DMA read transactions (not PRD).
system.pc.south_bridge.ide.disks0.dma_write_full_pages          693                       # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks0.dma_write_bytes      2985984                       # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks0.dma_write_txs          812                       # Number of DMA write transactions.
system.pc.south_bridge.ide.disks1.dma_read_full_pages            0                       # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks1.dma_read_bytes            0                       # Number of bytes transfered via DMA reads (not PRD).
system.pc.south_bridge.ide.disks1.dma_read_txs            0                       # Number of DMA read transactions (not PRD).
system.pc.south_bridge.ide.disks1.dma_write_full_pages            1                       # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_bytes         4096                       # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_txs            1                       # Number of DMA write transactions.
system.cpu.numCycles                        449878562                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.BPredUnit.lookups                 91189820                       # Number of BP lookups
system.cpu.BPredUnit.condPredicted           91189820                       # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect            1250253                       # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups              90006318                       # Number of BTB lookups
system.cpu.BPredUnit.BTBHits                 83822675                       # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS                        0                       # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect                   0                       # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles           28390554                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                      451032028                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                    91189820                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches           83822675                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     171638033                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                 6092005                       # Number of cycles fetch has spent squashing
system.cpu.fetch.TlbCycles                     127923                       # Number of cycles fetch has spent waiting for tlb
system.cpu.fetch.BlockedCycles               86885537                       # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles                36685                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles         38090                       # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles          283                       # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines                   9866979                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes                541048                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.ItlbSquashes                    3553                       # Number of outstanding ITLB misses that were squashed
system.cpu.fetch.rateDist::samples          291873782                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              3.039474                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             3.398963                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                120818032     41.39%     41.39% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                  1855546      0.64%     42.03% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 72826244     24.95%     66.98% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                  1422491      0.49%     67.47% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                  1829890      0.63%     68.10% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                  4020066      1.38%     69.47% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                  1590838      0.55%     70.02% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  1683069      0.58%     70.59% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                 85827606     29.41%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            291873782                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.202699                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        1.002564                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                 33589176                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles              83124342                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 166020087                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles               4383500                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles                4756677                       # Number of cycles decode is squashing
system.cpu.decode.DecodedInsts              883216023                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts                   571                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles                4756677                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                 37852860                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                55892656                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles        9911063                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 165583689                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles              17876837                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts              878703692                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                 12652                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents               12602978                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents               2126989                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents               10                       # Number of times there has been no free registers
system.cpu.rename.RenamedOperands           880098416                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups            1724229495                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups       1724229039                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups               456                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps             843418783                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                 36679626                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts             488930                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts         489908                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                  44000804                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads             19727758                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores            10753359                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads           1338256                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores          1089668                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                  870922009                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded             1727938                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                 867227375                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued            177419                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined        30993538                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined     45221667                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved         207753                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples     291873782                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         2.971241                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        2.381572                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0            86148709     29.52%     29.52% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1            24105973      8.26%     37.77% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2            13574297      4.65%     42.43% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3             9676822      3.32%     45.74% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4            79595279     27.27%     73.01% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5             5022101      1.72%     74.73% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6            72958833     25.00%     99.73% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7              636421      0.22%     99.95% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8              155347      0.05%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total       291873782                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                  202428      8.97%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      8.97% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                1851752     82.02%     90.99% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite                203495      9.01%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass            306567      0.04%      0.04% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu             831752185     95.91%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult                    0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     95.94% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead             25621043      2.95%     98.90% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite             9547580      1.10%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total              867227375                       # Type of FU issued
system.cpu.iq.rate                           1.927692                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                     2257675                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.002603                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         2028918942                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes         903653765                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses    856397776                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads                 194                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes                210                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses           50                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses              869178395                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                      88                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads          1343949                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads      4393917                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses        17180                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation        11337                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores      2321478                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads      7817249                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked        160526                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles                4756677                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                34884624                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles               6122535                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts           872649947                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts            301193                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts              19727758                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts             10753386                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts             894363                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                5389997                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                 26295                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents          11337                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect         906001                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect       524480                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts              1430481                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts             865094857                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts              25131798                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           2132517                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                             0                       # number of nop insts executed
system.cpu.iew.exec_refs                     34436194                       # number of memory reference insts executed
system.cpu.iew.exec_branches                 86723634                       # Number of branches executed
system.cpu.iew.exec_stores                    9304396                       # Number of stores executed
system.cpu.iew.exec_rate                     1.922952                       # Inst execution rate
system.cpu.iew.wb_sent                      864455877                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                     856397826                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                 671292665                       # num instructions producing a value
system.cpu.iew.wb_consumers                1171999804                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       1.903620                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.572775                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts      840808469                       # The number of committed instructions
system.cpu.commit.commitSquashedInsts        31735206                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls         1520183                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts           1254406                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples    287133088                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     2.928288                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.869814                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    107529680     37.45%     37.45% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1     13316862      4.64%     42.09% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2      3946452      1.37%     43.46% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     76651474     26.70%     70.16% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4      4051645      1.41%     71.57% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5      1852261      0.65%     72.21% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6      1054561      0.37%     72.58% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7     71992194     25.07%     97.65% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8      6737959      2.35%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total    287133088                       # Number of insts commited each cycle
system.cpu.commit.count                     840808469                       # Number of instructions committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                       23765746                       # Number of memory references committed
system.cpu.commit.loads                      15333838                       # Number of loads committed
system.cpu.commit.membars                      781579                       # Number of memory barriers committed
system.cpu.commit.branches                   85539454                       # Number of branches committed
system.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                 768627958                       # Number of committed integer instructions.
system.cpu.commit.function_calls                    0                       # Number of function calls committed.
system.cpu.commit.bw_lim_events               6737959                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                   1152856114                       # The number of ROB reads
system.cpu.rob.rob_writes                  1749856645                       # The number of ROB writes
system.cpu.timesIdled                         3066243                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                       158004780                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.quiesceCycles                   9872474852                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
system.cpu.committedInsts                   840808469                       # Number of Instructions Simulated
system.cpu.committedInsts_total             840808469                       # Number of Instructions Simulated
system.cpu.cpi                               0.535055                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.535055                       # CPI: Total CPI of All Threads
system.cpu.ipc                               1.868968                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.868968                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads               1407444841                       # number of integer regfile reads
system.cpu.int_regfile_writes               857665866                       # number of integer regfile writes
system.cpu.fp_regfile_reads                        50                       # number of floating regfile reads
system.cpu.misc_regfile_reads               282350765                       # number of misc regfile reads
system.cpu.misc_regfile_writes                 410137                       # number of misc regfile writes
system.cpu.icache.replacements                1031767                       # number of replacements
system.cpu.icache.tagsinuse                510.488308                       # Cycle average of tags in use
system.cpu.icache.total_refs                  8766017                       # Total number of references to valid blocks.
system.cpu.icache.sampled_refs                1032279                       # Sample count of references to valid blocks.
system.cpu.icache.avg_refs                   8.491907                       # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle            54591118000                       # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0            510.488308                       # Average occupied blocks per context
system.cpu.icache.occ_percent::0             0.997047                       # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::0             8766017                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total         8766017                       # number of ReadReq hits
system.cpu.icache.demand_hits::0              8766017                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::1                    0                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total          8766017                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::0             8766017                       # number of overall hits
system.cpu.icache.overall_hits::1                   0                       # number of overall hits
system.cpu.icache.overall_hits::total         8766017                       # number of overall hits
system.cpu.icache.ReadReq_misses::0           1100959                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total       1100959                       # number of ReadReq misses
system.cpu.icache.demand_misses::0            1100959                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::1                  0                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total        1100959                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::0           1100959                       # number of overall misses
system.cpu.icache.overall_misses::1                 0                       # number of overall misses
system.cpu.icache.overall_misses::total       1100959                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency    16475831488                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency     16475831488                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency    16475831488                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::0         9866976                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total      9866976                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::0          9866976                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::1                0                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total      9866976                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::0         9866976                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::1               0                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total      9866976                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::0       0.111580                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::0        0.111580                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::1        no_value                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     no_value                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::0       0.111580                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::1       no_value                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     no_value                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::0 14964.981882                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::1          inf                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total          inf                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::0 14964.981882                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::1          inf                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total          inf                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::0 14964.981882                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::1          inf                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total          inf                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs      2787490                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs               276                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs 10099.601449                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.writebacks                     1565                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits             66134                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits              66134                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits             66134                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses         1034825                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses          1034825                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses         1034825                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency  12496503490                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency  12496503490                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency  12496503490                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate::0     0.104878                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::1          inf                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total          inf                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::0     0.104878                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::1          inf                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total          inf                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::0     0.104878                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::1          inf                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total          inf                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency 12075.958244                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 12075.958244                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 12075.958244                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.itb_walker_cache.replacements         8819                       # number of replacements
system.cpu.itb_walker_cache.tagsinuse        6.022437                       # Cycle average of tags in use
system.cpu.itb_walker_cache.total_refs          26537                       # Total number of references to valid blocks.
system.cpu.itb_walker_cache.sampled_refs         8831                       # Sample count of references to valid blocks.
system.cpu.itb_walker_cache.avg_refs         3.004982                       # Average number of references to valid blocks.
system.cpu.itb_walker_cache.warmup_cycle 5118899189000                       # Cycle when the warmup percentage was hit.
system.cpu.itb_walker_cache.occ_blocks::1     6.022437                       # Average occupied blocks per context
system.cpu.itb_walker_cache.occ_percent::1     0.376402                       # Average percentage of cache occupancy
system.cpu.itb_walker_cache.ReadReq_hits::1        26634                       # number of ReadReq hits
system.cpu.itb_walker_cache.ReadReq_hits::total        26634                       # number of ReadReq hits
system.cpu.itb_walker_cache.WriteReq_hits::1            3                       # number of WriteReq hits
system.cpu.itb_walker_cache.WriteReq_hits::total            3                       # number of WriteReq hits
system.cpu.itb_walker_cache.demand_hits::0            0                       # number of demand (read+write) hits
system.cpu.itb_walker_cache.demand_hits::1        26637                       # number of demand (read+write) hits
system.cpu.itb_walker_cache.demand_hits::total        26637                       # number of demand (read+write) hits
system.cpu.itb_walker_cache.overall_hits::0            0                       # number of overall hits
system.cpu.itb_walker_cache.overall_hits::1        26637                       # number of overall hits
system.cpu.itb_walker_cache.overall_hits::total        26637                       # number of overall hits
system.cpu.itb_walker_cache.ReadReq_misses::1         9699                       # number of ReadReq misses
system.cpu.itb_walker_cache.ReadReq_misses::total         9699                       # number of ReadReq misses
system.cpu.itb_walker_cache.demand_misses::0            0                       # number of demand (read+write) misses
system.cpu.itb_walker_cache.demand_misses::1         9699                       # number of demand (read+write) misses
system.cpu.itb_walker_cache.demand_misses::total         9699                       # number of demand (read+write) misses
system.cpu.itb_walker_cache.overall_misses::0            0                       # number of overall misses
system.cpu.itb_walker_cache.overall_misses::1         9699                       # number of overall misses
system.cpu.itb_walker_cache.overall_misses::total         9699                       # number of overall misses
system.cpu.itb_walker_cache.ReadReq_miss_latency    124296000                       # number of ReadReq miss cycles
system.cpu.itb_walker_cache.demand_miss_latency    124296000                       # number of demand (read+write) miss cycles
system.cpu.itb_walker_cache.overall_miss_latency    124296000                       # number of overall miss cycles
system.cpu.itb_walker_cache.ReadReq_accesses::1        36333                       # number of ReadReq accesses(hits+misses)
system.cpu.itb_walker_cache.ReadReq_accesses::total        36333                       # number of ReadReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::1            3                       # number of WriteReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::total            3                       # number of WriteReq accesses(hits+misses)
system.cpu.itb_walker_cache.demand_accesses::0            0                       # number of demand (read+write) accesses
system.cpu.itb_walker_cache.demand_accesses::1        36336                       # number of demand (read+write) accesses
system.cpu.itb_walker_cache.demand_accesses::total        36336                       # number of demand (read+write) accesses
system.cpu.itb_walker_cache.overall_accesses::0            0                       # number of overall (read+write) accesses
system.cpu.itb_walker_cache.overall_accesses::1        36336                       # number of overall (read+write) accesses
system.cpu.itb_walker_cache.overall_accesses::total        36336                       # number of overall (read+write) accesses
system.cpu.itb_walker_cache.ReadReq_miss_rate::1     0.266947                       # miss rate for ReadReq accesses
system.cpu.itb_walker_cache.demand_miss_rate::0     no_value                       # miss rate for demand accesses
system.cpu.itb_walker_cache.demand_miss_rate::1     0.266925                       # miss rate for demand accesses
system.cpu.itb_walker_cache.demand_miss_rate::total     no_value                       # miss rate for demand accesses
system.cpu.itb_walker_cache.overall_miss_rate::0     no_value                       # miss rate for overall accesses
system.cpu.itb_walker_cache.overall_miss_rate::1     0.266925                       # miss rate for overall accesses
system.cpu.itb_walker_cache.overall_miss_rate::total     no_value                       # miss rate for overall accesses
system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::0          inf                       # average ReadReq miss latency
system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::1 12815.341788                       # average ReadReq miss latency
system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total          inf                       # average ReadReq miss latency
system.cpu.itb_walker_cache.demand_avg_miss_latency::0          inf                       # average overall miss latency
system.cpu.itb_walker_cache.demand_avg_miss_latency::1 12815.341788                       # average overall miss latency
system.cpu.itb_walker_cache.demand_avg_miss_latency::total          inf                       # average overall miss latency
system.cpu.itb_walker_cache.overall_avg_miss_latency::0          inf                       # average overall miss latency
system.cpu.itb_walker_cache.overall_avg_miss_latency::1 12815.341788                       # average overall miss latency
system.cpu.itb_walker_cache.overall_avg_miss_latency::total          inf                       # average overall miss latency
system.cpu.itb_walker_cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked::no_mshrs            0                       # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked::no_targets            0                       # number of cycles access was blocked
system.cpu.itb_walker_cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.itb_walker_cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.itb_walker_cache.fast_writes             0                       # number of fast writes performed
system.cpu.itb_walker_cache.cache_copies            0                       # number of cache copies performed
system.cpu.itb_walker_cache.writebacks           1368                       # number of writebacks
system.cpu.itb_walker_cache.demand_mshr_hits            0                       # number of demand (read+write) MSHR hits
system.cpu.itb_walker_cache.overall_mshr_hits            0                       # number of overall MSHR hits
system.cpu.itb_walker_cache.ReadReq_mshr_misses         9699                       # number of ReadReq MSHR misses
system.cpu.itb_walker_cache.demand_mshr_misses         9699                       # number of demand (read+write) MSHR misses
system.cpu.itb_walker_cache.overall_mshr_misses         9699                       # number of overall MSHR misses
system.cpu.itb_walker_cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency     94849000                       # number of ReadReq MSHR miss cycles
system.cpu.itb_walker_cache.demand_mshr_miss_latency     94849000                       # number of demand (read+write) MSHR miss cycles
system.cpu.itb_walker_cache.overall_mshr_miss_latency     94849000                       # number of overall MSHR miss cycles
system.cpu.itb_walker_cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::0          inf                       # mshr miss rate for ReadReq accesses
system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::1     0.266947                       # mshr miss rate for ReadReq accesses
system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total          inf                       # mshr miss rate for ReadReq accesses
system.cpu.itb_walker_cache.demand_mshr_miss_rate::0          inf                       # mshr miss rate for demand accesses
system.cpu.itb_walker_cache.demand_mshr_miss_rate::1     0.266925                       # mshr miss rate for demand accesses
system.cpu.itb_walker_cache.demand_mshr_miss_rate::total          inf                       # mshr miss rate for demand accesses
system.cpu.itb_walker_cache.overall_mshr_miss_rate::0          inf                       # mshr miss rate for overall accesses
system.cpu.itb_walker_cache.overall_mshr_miss_rate::1     0.266925                       # mshr miss rate for overall accesses
system.cpu.itb_walker_cache.overall_mshr_miss_rate::total          inf                       # mshr miss rate for overall accesses
system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency  9779.255593                       # average ReadReq mshr miss latency
system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency  9779.255593                       # average overall mshr miss latency
system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency  9779.255593                       # average overall mshr miss latency
system.cpu.itb_walker_cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.itb_walker_cache.mshr_cap_events            0                       # number of times MSHR cap was activated
system.cpu.itb_walker_cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.itb_walker_cache.no_allocate_misses            0                       # Number of misses that were no-allocate
system.cpu.dtb_walker_cache.replacements       145081                       # number of replacements
system.cpu.dtb_walker_cache.tagsinuse       13.868389                       # Cycle average of tags in use
system.cpu.dtb_walker_cache.total_refs         150553                       # Total number of references to valid blocks.
system.cpu.dtb_walker_cache.sampled_refs       145096                       # Sample count of references to valid blocks.
system.cpu.dtb_walker_cache.avg_refs         1.037610                       # Average number of references to valid blocks.
system.cpu.dtb_walker_cache.warmup_cycle 5102657828000                       # Cycle when the warmup percentage was hit.
system.cpu.dtb_walker_cache.occ_blocks::1    13.868389                       # Average occupied blocks per context
system.cpu.dtb_walker_cache.occ_percent::1     0.866774                       # Average percentage of cache occupancy
system.cpu.dtb_walker_cache.ReadReq_hits::1       150554                       # number of ReadReq hits
system.cpu.dtb_walker_cache.ReadReq_hits::total       150554                       # number of ReadReq hits
system.cpu.dtb_walker_cache.demand_hits::0            0                       # number of demand (read+write) hits
system.cpu.dtb_walker_cache.demand_hits::1       150554                       # number of demand (read+write) hits
system.cpu.dtb_walker_cache.demand_hits::total       150554                       # number of demand (read+write) hits
system.cpu.dtb_walker_cache.overall_hits::0            0                       # number of overall hits
system.cpu.dtb_walker_cache.overall_hits::1       150554                       # number of overall hits
system.cpu.dtb_walker_cache.overall_hits::total       150554                       # number of overall hits
system.cpu.dtb_walker_cache.ReadReq_misses::1       146024                       # number of ReadReq misses
system.cpu.dtb_walker_cache.ReadReq_misses::total       146024                       # number of ReadReq misses
system.cpu.dtb_walker_cache.demand_misses::0            0                       # number of demand (read+write) misses
system.cpu.dtb_walker_cache.demand_misses::1       146024                       # number of demand (read+write) misses
system.cpu.dtb_walker_cache.demand_misses::total       146024                       # number of demand (read+write) misses
system.cpu.dtb_walker_cache.overall_misses::0            0                       # number of overall misses
system.cpu.dtb_walker_cache.overall_misses::1       146024                       # number of overall misses
system.cpu.dtb_walker_cache.overall_misses::total       146024                       # number of overall misses
system.cpu.dtb_walker_cache.ReadReq_miss_latency   2047200500                       # number of ReadReq miss cycles
system.cpu.dtb_walker_cache.demand_miss_latency   2047200500                       # number of demand (read+write) miss cycles
system.cpu.dtb_walker_cache.overall_miss_latency   2047200500                       # number of overall miss cycles
system.cpu.dtb_walker_cache.ReadReq_accesses::1       296578                       # number of ReadReq accesses(hits+misses)
system.cpu.dtb_walker_cache.ReadReq_accesses::total       296578                       # number of ReadReq accesses(hits+misses)
system.cpu.dtb_walker_cache.demand_accesses::0            0                       # number of demand (read+write) accesses
system.cpu.dtb_walker_cache.demand_accesses::1       296578                       # number of demand (read+write) accesses
system.cpu.dtb_walker_cache.demand_accesses::total       296578                       # number of demand (read+write) accesses
system.cpu.dtb_walker_cache.overall_accesses::0            0                       # number of overall (read+write) accesses
system.cpu.dtb_walker_cache.overall_accesses::1       296578                       # number of overall (read+write) accesses
system.cpu.dtb_walker_cache.overall_accesses::total       296578                       # number of overall (read+write) accesses
system.cpu.dtb_walker_cache.ReadReq_miss_rate::1     0.492363                       # miss rate for ReadReq accesses
system.cpu.dtb_walker_cache.demand_miss_rate::0     no_value                       # miss rate for demand accesses
system.cpu.dtb_walker_cache.demand_miss_rate::1     0.492363                       # miss rate for demand accesses
system.cpu.dtb_walker_cache.demand_miss_rate::total     no_value                       # miss rate for demand accesses
system.cpu.dtb_walker_cache.overall_miss_rate::0     no_value                       # miss rate for overall accesses
system.cpu.dtb_walker_cache.overall_miss_rate::1     0.492363                       # miss rate for overall accesses
system.cpu.dtb_walker_cache.overall_miss_rate::total     no_value                       # miss rate for overall accesses
system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::0          inf                       # average ReadReq miss latency
system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::1 14019.616638                       # average ReadReq miss latency
system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total          inf                       # average ReadReq miss latency
system.cpu.dtb_walker_cache.demand_avg_miss_latency::0          inf                       # average overall miss latency
system.cpu.dtb_walker_cache.demand_avg_miss_latency::1 14019.616638                       # average overall miss latency
system.cpu.dtb_walker_cache.demand_avg_miss_latency::total          inf                       # average overall miss latency
system.cpu.dtb_walker_cache.overall_avg_miss_latency::0          inf                       # average overall miss latency
system.cpu.dtb_walker_cache.overall_avg_miss_latency::1 14019.616638                       # average overall miss latency
system.cpu.dtb_walker_cache.overall_avg_miss_latency::total          inf                       # average overall miss latency
system.cpu.dtb_walker_cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked::no_targets            0                       # number of cycles access was blocked
system.cpu.dtb_walker_cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.dtb_walker_cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.dtb_walker_cache.fast_writes             0                       # number of fast writes performed
system.cpu.dtb_walker_cache.cache_copies            0                       # number of cache copies performed
system.cpu.dtb_walker_cache.writebacks          42577                       # number of writebacks
system.cpu.dtb_walker_cache.demand_mshr_hits            0                       # number of demand (read+write) MSHR hits
system.cpu.dtb_walker_cache.overall_mshr_hits            0                       # number of overall MSHR hits
system.cpu.dtb_walker_cache.ReadReq_mshr_misses       146024                       # number of ReadReq MSHR misses
system.cpu.dtb_walker_cache.demand_mshr_misses       146024                       # number of demand (read+write) MSHR misses
system.cpu.dtb_walker_cache.overall_mshr_misses       146024                       # number of overall MSHR misses
system.cpu.dtb_walker_cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency   1605163000                       # number of ReadReq MSHR miss cycles
system.cpu.dtb_walker_cache.demand_mshr_miss_latency   1605163000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dtb_walker_cache.overall_mshr_miss_latency   1605163000                       # number of overall MSHR miss cycles
system.cpu.dtb_walker_cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::0          inf                       # mshr miss rate for ReadReq accesses
system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::1     0.492363                       # mshr miss rate for ReadReq accesses
system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total          inf                       # mshr miss rate for ReadReq accesses
system.cpu.dtb_walker_cache.demand_mshr_miss_rate::0          inf                       # mshr miss rate for demand accesses
system.cpu.dtb_walker_cache.demand_mshr_miss_rate::1     0.492363                       # mshr miss rate for demand accesses
system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total          inf                       # mshr miss rate for demand accesses
system.cpu.dtb_walker_cache.overall_mshr_miss_rate::0          inf                       # mshr miss rate for overall accesses
system.cpu.dtb_walker_cache.overall_mshr_miss_rate::1     0.492363                       # mshr miss rate for overall accesses
system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total          inf                       # mshr miss rate for overall accesses
system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency 10992.460144                       # average ReadReq mshr miss latency
system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency 10992.460144                       # average overall mshr miss latency
system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency 10992.460144                       # average overall mshr miss latency
system.cpu.dtb_walker_cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dtb_walker_cache.mshr_cap_events            0                       # number of times MSHR cap was activated
system.cpu.dtb_walker_cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dtb_walker_cache.no_allocate_misses            0                       # Number of misses that were no-allocate
system.cpu.dcache.replacements                1663087                       # number of replacements
system.cpu.dcache.tagsinuse                511.997625                       # Cycle average of tags in use
system.cpu.dcache.total_refs                 17982371                       # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs                1663599                       # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs                  10.809318                       # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle               13135000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0            511.997625                       # Average occupied blocks per context
system.cpu.dcache.occ_percent::0             0.999995                       # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::0            11413167                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total        11413167                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::0            6547162                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total        6547162                       # number of WriteReq hits
system.cpu.dcache.demand_hits::0             17960329                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::1                    0                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total         17960329                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::0            17960329                       # number of overall hits
system.cpu.dcache.overall_hits::1                   0                       # number of overall hits
system.cpu.dcache.overall_hits::total        17960329                       # number of overall hits
system.cpu.dcache.ReadReq_misses::0           2492340                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total       2492340                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::0          1875398                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total      1875398                       # number of WriteReq misses
system.cpu.dcache.demand_misses::0            4367738                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::1                  0                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total        4367738                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::0           4367738                       # number of overall misses
system.cpu.dcache.overall_misses::1                 0                       # number of overall misses
system.cpu.dcache.overall_misses::total       4367738                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency    37542071500                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency   63453033216                       # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency    100995104716                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency   100995104716                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::0        13905507                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total     13905507                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::0        8422560                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total      8422560                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::0         22328067                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::1                0                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total     22328067                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::0        22328067                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::1               0                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total     22328067                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::0       0.179234                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::0      0.222664                       # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::0        0.195616                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::1        no_value                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     no_value                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::0       0.195616                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::1       no_value                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     no_value                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::0 15062.981576                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::1          inf                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total          inf                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::0 33834.435792                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::1          inf                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total          inf                       # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::0 23122.976863                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::1          inf                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total          inf                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::0 23122.976863                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::1          inf                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total          inf                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs   1083233153                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets      6672000                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs             73547                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets             391                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs 14728.447836                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 17063.938619                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks                  1548983                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits           1121085                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits          1578340                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits            2699425                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits           2699425                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses         1371255                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses         297058                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses          1668313                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses         1668313                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency  18154950000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency   9754920653                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency  27909870653                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency  27909870653                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_uncacheable_latency  85210888500                       # number of ReadReq MSHR uncacheable cycles
system.cpu.dcache.WriteReq_mshr_uncacheable_latency   1394917000                       # number of WriteReq MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_latency  86605805500                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::0     0.098612                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::1          inf                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total          inf                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::0     0.035269                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::1          inf                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total          inf                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::0     0.074718                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::1          inf                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total          inf                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::0     0.074718                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::1          inf                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total          inf                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 13239.660019                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 32838.437790                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 16729.397093                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 16729.397093                       # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency          inf                       # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency          inf                       # average WriteReq mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency          inf                       # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.kern.inst.arm                            0                       # number of arm instructions executed
system.cpu.kern.inst.quiesce                        0                       # number of quiesce instructions executed

---------- End Simulation Statistics   ----------