blob: 0a8d681a59cb3c1e7c2c8f5a854d454ac00ee2c9 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
|
---------- Begin Simulation Statistics ----------
sim_seconds 0.134621 # Number of seconds simulated
sim_ticks 134621123500 # Number of ticks simulated
final_tick 134621123500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
host_inst_rate 99995 # Simulator instruction rate (inst/s)
host_op_rate 99995 # Simulator op (including micro ops) rate (op/s)
host_tick_rate 23802311 # Simulator tick rate (ticks/s)
host_mem_usage 215740 # Number of bytes of host memory used
host_seconds 5655.80 # Real time elapsed on the host
sim_insts 565552443 # Number of instructions simulated
sim_ops 565552443 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5937600 # Number of bytes read from this memory
system.physmem.bytes_inst_read 64128 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3797952 # Number of bytes written to this memory
system.physmem.num_reads 92775 # Number of read requests responded to by this memory
system.physmem.num_writes 59343 # Number of write requests responded to by this memory
system.physmem.num_other 0 # Number of other requests responded to by this memory
system.physmem.bw_read 44106005 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read 476359 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write 28212155 # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total 72318160 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
system.cpu.dtb.read_hits 123836708 # DTB read hits
system.cpu.dtb.read_misses 23555 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
system.cpu.dtb.read_accesses 123860263 # DTB read accesses
system.cpu.dtb.write_hits 40831838 # DTB write hits
system.cpu.dtb.write_misses 31545 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
system.cpu.dtb.write_accesses 40863383 # DTB write accesses
system.cpu.dtb.data_hits 164668546 # DTB hits
system.cpu.dtb.data_misses 55100 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
system.cpu.dtb.data_accesses 164723646 # DTB accesses
system.cpu.itb.fetch_hits 66483943 # ITB hits
system.cpu.itb.fetch_misses 37 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
system.cpu.itb.fetch_accesses 66483980 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.itb.write_acv 0 # DTB write access violations
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.data_hits 0 # DTB hits
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 17 # Number of system calls
system.cpu.numCycles 269242248 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 78494350 # Number of BP lookups
system.cpu.BPredUnit.condPredicted 72856279 # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect 3049613 # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups 42772936 # Number of BTB lookups
system.cpu.BPredUnit.BTBHits 41636011 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 1626078 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 617 # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles 68428248 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 710832339 # Number of instructions fetch has processed
system.cpu.fetch.Branches 78494350 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 43262089 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 119193912 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 12932117 # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles 71677823 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 29 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 965 # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines 66483943 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 942005 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples 269174552 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.640786 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.458790 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0 149980640 55.72% 55.72% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 10366067 3.85% 59.57% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 11842490 4.40% 63.97% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 10610817 3.94% 67.91% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4 6990702 2.60% 70.51% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 2664486 0.99% 71.50% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6 3492691 1.30% 72.80% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7 3105815 1.15% 73.95% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8 70120844 26.05% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 269174552 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.291538 # Number of branch fetches per cycle
system.cpu.fetch.rate 2.640122 # Number of inst fetches per cycle
system.cpu.decode.IdleCycles 85707948 # Number of cycles decode is idle
system.cpu.decode.BlockedCycles 55913414 # Number of cycles decode is blocked
system.cpu.decode.RunCycles 104656914 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 13023782 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 9872494 # Number of cycles decode is squashing
system.cpu.decode.BranchResolved 3909156 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 1160 # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts 702084562 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 4999 # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles 9872494 # Number of cycles rename is squashing
system.cpu.rename.IdleCycles 93982559 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 12740757 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 2287 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 104137265 # Number of cycles rename is running
system.cpu.rename.UnblockCycles 48439190 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 690176100 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 220 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 36870562 # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents 5345683 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands 527299875 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 906867454 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 906864467 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 2987 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 463854889 # Number of HB maps that are committed
system.cpu.rename.UndoneMaps 63444986 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 171 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 186 # count of temporary serializing insts renamed
system.cpu.rename.skidInsts 107659132 # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads 129005013 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 42430995 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 14679275 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 9584938 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 626474820 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 120 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued 608397310 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 335936 # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined 60222555 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 33444580 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 103 # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples 269174552 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 2.260233 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 1.839356 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0 54646313 20.30% 20.30% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1 54798689 20.36% 40.66% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2 53375432 19.83% 60.49% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 36717503 13.64% 74.13% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4 30865027 11.47% 85.60% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 24096775 8.95% 94.55% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 10651297 3.96% 98.51% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 3344645 1.24% 99.75% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 678871 0.25% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total 269174552 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 2904763 73.47% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 39 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 73.47% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead 634502 16.05% 89.52% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 414382 10.48% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu 441013335 72.49% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 7329 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 32 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 5 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 5 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 5 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 72.49% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead 126118254 20.73% 93.22% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 41258345 6.78% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 608397310 # Type of FU issued
system.cpu.iq.rate 2.259665 # Inst issue rate
system.cpu.iq.fu_busy_cnt 3953686 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.006499 # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads 1490254859 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 686699872 # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses 598814509 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 3935 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 2431 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 1728 # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses 612349032 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 1964 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 12165746 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads 14490971 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 33593 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 4856 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 2979674 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 6726 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 51107 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 9872494 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 1561922 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 98319 # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts 670401264 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 1688610 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts 129005013 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 42430995 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 120 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 41033 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 13811 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 4856 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 1345444 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 2209649 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 3555093 # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts 602577350 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 123860441 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 5819960 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 43926324 # number of nop insts executed
system.cpu.iew.exec_refs 164740912 # number of memory reference insts executed
system.cpu.iew.exec_branches 67006670 # Number of branches executed
system.cpu.iew.exec_stores 40880471 # Number of stores executed
system.cpu.iew.exec_rate 2.238049 # Inst execution rate
system.cpu.iew.wb_sent 600066569 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 598816237 # cumulative count of insts written-back
system.cpu.iew.wb_producers 417486240 # num instructions producing a value
system.cpu.iew.wb_consumers 531487841 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 2.224080 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.785505 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 601856963 # The number of committed instructions
system.cpu.commit.commitCommittedOps 601856963 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 68396273 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 3048532 # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples 259302058 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 2.321065 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 2.702332 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0 80379492 31.00% 31.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1 72839999 28.09% 59.09% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2 26734500 10.31% 69.40% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 8121130 3.13% 72.53% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4 10288458 3.97% 76.50% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5 20405541 7.87% 84.37% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 6352213 2.45% 86.82% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 3556041 1.37% 88.19% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 30624684 11.81% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 259302058 # Number of insts commited each cycle
system.cpu.commit.committedInsts 601856963 # Number of instructions committed
system.cpu.commit.committedOps 601856963 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 153965363 # Number of memory references committed
system.cpu.commit.loads 114514042 # Number of loads committed
system.cpu.commit.membars 0 # Number of memory barriers committed
system.cpu.commit.branches 62547159 # Number of branches committed
system.cpu.commit.fp_insts 1520 # Number of committed floating point instructions.
system.cpu.commit.int_insts 563954763 # Number of committed integer instructions.
system.cpu.commit.function_calls 1197610 # Number of function calls committed.
system.cpu.commit.bw_lim_events 30624684 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
system.cpu.rob.rob_reads 898866221 # The number of ROB reads
system.cpu.rob.rob_writes 1350401622 # The number of ROB writes
system.cpu.timesIdled 2160 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 67696 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 565552443 # Number of Instructions Simulated
system.cpu.committedOps 565552443 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 565552443 # Number of Instructions Simulated
system.cpu.cpi 0.476069 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.476069 # CPI: Total CPI of All Threads
system.cpu.ipc 2.100534 # IPC: Instructions Per Cycle
system.cpu.ipc_total 2.100534 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 848641681 # number of integer regfile reads
system.cpu.int_regfile_writes 492726607 # number of integer regfile writes
system.cpu.fp_regfile_reads 387 # number of floating regfile reads
system.cpu.fp_regfile_writes 54 # number of floating regfile writes
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 49 # number of replacements
system.cpu.icache.tagsinuse 844.563885 # Cycle average of tags in use
system.cpu.icache.total_refs 66482496 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 1002 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 66349.796407 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::cpu.inst 844.563885 # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst 0.412385 # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total 0.412385 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst 66482496 # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total 66482496 # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst 66482496 # number of demand (read+write) hits
system.cpu.icache.demand_hits::total 66482496 # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst 66482496 # number of overall hits
system.cpu.icache.overall_hits::total 66482496 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 1447 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 1447 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 1447 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 1447 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 1447 # number of overall misses
system.cpu.icache.overall_misses::total 1447 # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst 50567500 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total 50567500 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst 50567500 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total 50567500 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst 50567500 # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total 50567500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 66483943 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 66483943 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 66483943 # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total 66483943 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst 66483943 # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total 66483943 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000022 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000022 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000022 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34946.440912 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 34946.440912 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 34946.440912 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 445 # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total 445 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst 445 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total 445 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst 445 # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total 445 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1002 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 1002 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 1002 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 1002 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 1002 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 1002 # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 35750000 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total 35750000 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 35750000 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total 35750000 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 35750000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total 35750000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000015 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000015 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000015 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35678.642715 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35678.642715 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35678.642715 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 460743 # number of replacements
system.cpu.dcache.tagsinuse 4093.783086 # Cycle average of tags in use
system.cpu.dcache.total_refs 149091432 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 464839 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 320.737787 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 126301000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data 4093.783086 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.999459 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.999459 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 110940808 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 110940808 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 38150562 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 38150562 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 62 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 62 # number of LoadLockedReq hits
system.cpu.dcache.demand_hits::cpu.data 149091370 # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total 149091370 # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data 149091370 # number of overall hits
system.cpu.dcache.overall_hits::total 149091370 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 722352 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 722352 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 1300759 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 1300759 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
system.cpu.dcache.demand_misses::cpu.data 2023111 # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total 2023111 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 2023111 # number of overall misses
system.cpu.dcache.overall_misses::total 2023111 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data 11755158500 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total 11755158500 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data 19630287922 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total 19630287922 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 3500 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 3500 # number of LoadLockedReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data 31385446422 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total 31385446422 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data 31385446422 # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total 31385446422 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 111663160 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 111663160 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 39451321 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 39451321 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 63 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 63 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data 151114481 # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total 151114481 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data 151114481 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total 151114481 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.006469 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032971 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.015873 # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.013388 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.013388 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16273.449094 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 15091.410417 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 3500 # average LoadLockedReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 15513.457453 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 15513.457453 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 678496 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 191500 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 100 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 11 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs 6784.960000 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 17409.090909 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 415225 # number of writebacks
system.cpu.dcache.writebacks::total 415225 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 512035 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 512035 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1046237 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 1046237 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 1 # number of LoadLockedReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data 1558272 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total 1558272 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data 1558272 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total 1558272 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 210317 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 210317 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 254522 # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total 254522 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data 464839 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total 464839 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 464839 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 464839 # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1619332500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total 1619332500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3028681995 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total 3028681995 # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4648014495 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total 4648014495 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4648014495 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total 4648014495 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001883 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006452 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003076 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003076 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7699.484588 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 11899.490005 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 9999.192183 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 9999.192183 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 74480 # number of replacements
system.cpu.l2cache.tagsinuse 17651.004599 # Cycle average of tags in use
system.cpu.l2cache.total_refs 461925 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 90375 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 5.111203 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::writebacks 15915.661195 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.inst 39.497783 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.data 1695.845621 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.485707 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst 0.001205 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.051753 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::total 0.538666 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.data 178382 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 178382 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 415225 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 415225 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 194684 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 194684 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.data 373066 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 373066 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.data 373066 # number of overall hits
system.cpu.l2cache.overall_hits::total 373066 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 1002 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 31935 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total 32937 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 59838 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 59838 # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.inst 1002 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 91773 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 92775 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 1002 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 91773 # number of overall misses
system.cpu.l2cache.overall_misses::total 92775 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 34422500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1098528500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total 1132951000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2066830500 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total 2066830500 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst 34422500 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data 3165359000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total 3199781500 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst 34422500 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data 3165359000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total 3199781500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 1002 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 210317 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 211319 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 415225 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 415225 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 254522 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 254522 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst 1002 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 464839 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total 465841 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst 1002 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 464839 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total 465841 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.151842 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.235100 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.197430 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.197430 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34353.792415 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34398.888367 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34540.434172 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34353.792415 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34491.179323 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34353.792415 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34491.179323 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 339500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 49 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 6928.571429 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks 59343 # number of writebacks
system.cpu.l2cache.writebacks::total 59343 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1002 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 31935 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::total 32937 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 59838 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 59838 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst 1002 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 91773 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 92775 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 1002 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 91773 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 92775 # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 31203000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 990467000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1021670000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1878462500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1878462500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 31203000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2868929500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total 2900132500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 31203000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2868929500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total 2900132500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.151842 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.235100 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.197430 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.197430 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31140.718563 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31015.093158 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31392.467997 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31140.718563 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31261.149794 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31140.718563 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31261.149794 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
|