summaryrefslogtreecommitdiff
path: root/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt
blob: 3c7a99cbd81c73a42b0a8cda5178c7096d2ff132 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.408816                       # Number of seconds simulated
sim_ticks                                408816360000                       # Number of ticks simulated
final_tick                               408816360000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 218783                       # Simulator instruction rate (inst/s)
host_op_rate                                   219472                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                               63832966                       # Simulator tick rate (ticks/s)
host_mem_usage                                 214000                       # Number of bytes of host memory used
host_seconds                                  6404.47                       # Real time elapsed on the host
sim_insts                                  1401188958                       # Number of instructions simulated
sim_ops                                    1405604152                       # Number of ops (including micro ops) simulated
system.physmem.bytes_read                     6021376                       # Number of bytes read from this memory
system.physmem.bytes_inst_read                  81792                       # Number of instructions bytes read from this memory
system.physmem.bytes_written                  3792448                       # Number of bytes written to this memory
system.physmem.num_reads                        94084                       # Number of read requests responded to by this memory
system.physmem.num_writes                       59257                       # Number of write requests responded to by this memory
system.physmem.num_other                            0                       # Number of other requests responded to by this memory
system.physmem.bw_read                       14728804                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read                    200070                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write                       9276654                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total                      24005458                       # Total bandwidth to/from this memory (bytes/s)
system.cpu.workload.num_syscalls                   49                       # Number of system calls
system.cpu.numCycles                        817632721                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.BPredUnit.lookups                103174324                       # Number of BP lookups
system.cpu.BPredUnit.condPredicted           92051331                       # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect            5438120                       # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups             100325127                       # Number of BTB lookups
system.cpu.BPredUnit.BTBHits                 99277633                       # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS                     1230                       # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect                 220                       # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles          175005792                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                     1720391035                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                   103174324                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches           99278863                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     370286255                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                31094297                       # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles              246539947                       # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles                   21                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles          1680                       # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines                 170773896                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes                991956                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples          817274934                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.110623                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             3.012258                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                446988679     54.69%     54.69% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 82419688     10.08%     64.78% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 45028734      5.51%     70.29% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 23714407      2.90%     73.19% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                 33177153      4.06%     77.25% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 33877408      4.15%     81.39% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                 14961867      1.83%     83.22% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  7384305      0.90%     84.13% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                129722693     15.87%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            817274934                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.126187                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        2.104112                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                224321388                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles             200349407                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 337624010                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles              29538890                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles               25441239                       # Number of cycles decode is squashing
system.cpu.decode.DecodedInsts             1710162106                       # Number of instructions handled by decode
system.cpu.rename.SquashCycles               25441239                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                255728945                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                34334751                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles       55175561                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 334633255                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles             111961183                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts             1694040603                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                     8                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents               27905496                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents              64677715                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents          3154928                       # Number of times there has been no free registers
system.cpu.rename.RenamedOperands          1413596061                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups            2861791975                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups       2827818793                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups          33973182                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps            1244770452                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                168825609                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts            3228150                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts        3270628                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                 258968806                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads            454536844                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores           185491805                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads         260927641                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         90896258                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                 1566773345                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded             3062819                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                1493172729                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued            111198                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined       163655037                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined    180232812                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved         819148                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples     817274934                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.827014                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.412188                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0           168134039     20.57%     20.57% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1           190992211     23.37%     43.94% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2           210117454     25.71%     69.65% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3           154482053     18.90%     88.55% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4            65263213      7.99%     96.54% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5            16377311      2.00%     98.54% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6             7979086      0.98%     99.52% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7             3751008      0.46%     99.98% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8              178559      0.02%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total       817274934                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                  154618      7.33%      7.33% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%      7.33% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      7.33% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                176227      8.36%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     15.69% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                1421289     67.40%     83.09% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite                356622     16.91%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu             886609078     59.38%     59.38% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult                    0      0.00%     59.38% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     59.38% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd             2623677      0.18%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            430399729     28.82%     88.38% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite           173540245     11.62%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total             1493172729                       # Type of FU issued
system.cpu.iq.rate                           1.826214                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                     2108756                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.001412                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         3787980335                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes        1724526520                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses   1473498966                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads            17860011                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes            9206634                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses      8523998                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses             1486074999                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                 9206486                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads        205830187                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads     52024000                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses       213849                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation       253991                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores     18643663                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads          681                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked         45180                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles               25441239                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                 2526766                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                145081                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts          1668881823                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts           4258646                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts             454536844                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts            185491805                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts            2961001                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                  59126                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                  7519                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents         253991                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect        5294422                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect       459505                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts              5753927                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts            1485801812                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             427360543                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           7370917                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                      99045659                       # number of nop insts executed
system.cpu.iew.exec_refs                    599531836                       # number of memory reference insts executed
system.cpu.iew.exec_branches                 90620288                       # Number of branches executed
system.cpu.iew.exec_stores                  172171293                       # Number of stores executed
system.cpu.iew.exec_rate                     1.817200                       # Inst execution rate
system.cpu.iew.wb_sent                     1483493878                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                    1482022964                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                1178273779                       # num instructions producing a value
system.cpu.iew.wb_consumers                1228157747                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       1.812578                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.959383                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts     1485108101                       # The number of committed instructions
system.cpu.commit.commitCommittedOps       1489523295                       # The number of committed instructions
system.cpu.commit.commitSquashedInsts       179255835                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls         2243671                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts           5438120                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples    791834306                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.881105                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.451655                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    260467018     32.89%     32.89% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1    288028220     36.37%     69.27% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2     45072234      5.69%     74.96% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     56206737      7.10%     82.06% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4     24021941      3.03%     85.09% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5      8787658      1.11%     86.20% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6     30300633      3.83%     90.03% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7     10698376      1.35%     91.38% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     68251489      8.62%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total    791834306                       # Number of insts commited each cycle
system.cpu.commit.committedInsts           1485108101                       # Number of instructions committed
system.cpu.commit.committedOps             1489523295                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      569360986                       # Number of memory references committed
system.cpu.commit.loads                     402512844                       # Number of loads committed
system.cpu.commit.membars                       51356                       # Number of memory barriers committed
system.cpu.commit.branches                   86248929                       # Number of branches committed
system.cpu.commit.fp_insts                    8452036                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                1319476388                       # Number of committed integer instructions.
system.cpu.commit.function_calls              1206914                       # Number of function calls committed.
system.cpu.commit.bw_lim_events              68251489                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                   2392297077                       # The number of ROB reads
system.cpu.rob.rob_writes                  3363039880                       # The number of ROB writes
system.cpu.timesIdled                           11286                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                          357787                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                  1401188958                       # Number of Instructions Simulated
system.cpu.committedOps                    1405604152                       # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total            1401188958                       # Number of Instructions Simulated
system.cpu.cpi                               0.583528                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.583528                       # CPI: Total CPI of All Threads
system.cpu.ipc                               1.713714                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.713714                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads               2016058791                       # number of integer regfile reads
system.cpu.int_regfile_writes              1303867666                       # number of integer regfile writes
system.cpu.fp_regfile_reads                  16986540                       # number of floating regfile reads
system.cpu.fp_regfile_writes                 10452290                       # number of floating regfile writes
system.cpu.misc_regfile_reads               605383822                       # number of misc regfile reads
system.cpu.misc_regfile_writes                2190883                       # number of misc regfile writes
system.cpu.icache.replacements                    166                       # number of replacements
system.cpu.icache.tagsinuse               1031.400456                       # Cycle average of tags in use
system.cpu.icache.total_refs                170772098                       # Total number of references to valid blocks.
system.cpu.icache.sampled_refs                   1298                       # Sample count of references to valid blocks.
system.cpu.icache.avg_refs               131565.560863                       # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::cpu.inst    1031.400456                       # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst      0.503614                       # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total         0.503614                       # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst    170772098                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total       170772098                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst     170772098                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total        170772098                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst    170772098                       # number of overall hits
system.cpu.icache.overall_hits::total       170772098                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst         1798                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total          1798                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst         1798                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total           1798                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst         1798                       # number of overall misses
system.cpu.icache.overall_misses::total          1798                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst     62741500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total     62741500                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst     62741500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total     62741500                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst     62741500                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total     62741500                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst    170773896                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total    170773896                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst    170773896                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total    170773896                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst    170773896                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total    170773896                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000011                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.000011                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.000011                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34895.161290                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 34895.161290                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 34895.161290                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.ReadReq_mshr_hits::cpu.inst          499                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total          499                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst          499                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total          499                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst          499                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total          499                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst         1299                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total         1299                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst         1299                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total         1299                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst         1299                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total         1299                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     45206000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total     45206000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst     45206000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total     45206000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst     45206000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total     45206000                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000008                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000008                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000008                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34800.615858                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34800.615858                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34800.615858                       # average overall mshr miss latency
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.replacements                 475353                       # number of replacements
system.cpu.dcache.tagsinuse               4095.165283                       # Cycle average of tags in use
system.cpu.dcache.total_refs                385593109                       # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs                 479449                       # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs                 804.242180                       # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle              131001000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data    4095.165283                       # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data      0.999796                       # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total         0.999796                       # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data    220654856                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total       220654856                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data    164936934                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total      164936934                       # number of WriteReq hits
system.cpu.dcache.SwapReq_hits::cpu.data         1319                       # number of SwapReq hits
system.cpu.dcache.SwapReq_hits::total            1319                       # number of SwapReq hits
system.cpu.dcache.demand_hits::cpu.data     385591790                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total        385591790                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data    385591790                       # number of overall hits
system.cpu.dcache.overall_hits::total       385591790                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data       815916                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total        815916                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data      1909882                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total      1909882                       # number of WriteReq misses
system.cpu.dcache.SwapReq_misses::cpu.data            7                       # number of SwapReq misses
system.cpu.dcache.SwapReq_misses::total             7                       # number of SwapReq misses
system.cpu.dcache.demand_misses::cpu.data      2725798                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total        2725798                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data      2725798                       # number of overall misses
system.cpu.dcache.overall_misses::total       2725798                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data  11966603000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total  11966603000                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data  29861651909                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total  29861651909                       # number of WriteReq miss cycles
system.cpu.dcache.SwapReq_miss_latency::cpu.data       268000                       # number of SwapReq miss cycles
system.cpu.dcache.SwapReq_miss_latency::total       268000                       # number of SwapReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data  41828254909                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total  41828254909                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data  41828254909                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total  41828254909                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data    221470772                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total    221470772                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data    166846816                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total    166846816                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SwapReq_accesses::cpu.data         1326                       # number of SwapReq accesses(hits+misses)
system.cpu.dcache.SwapReq_accesses::total         1326                       # number of SwapReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data    388317588                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total    388317588                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data    388317588                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total    388317588                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.003684                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.011447                       # miss rate for WriteReq accesses
system.cpu.dcache.SwapReq_miss_rate::cpu.data     0.005279                       # miss rate for SwapReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.007020                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.007020                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14666.464440                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 15635.338680                       # average WriteReq miss latency
system.cpu.dcache.SwapReq_avg_miss_latency::cpu.data 38285.714286                       # average SwapReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 15345.324528                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 15345.324528                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs        28000                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets         3000                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                13                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               1                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs  2153.846154                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets         3000                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks::writebacks       426654                       # number of writebacks
system.cpu.dcache.writebacks::total            426654                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data       603731                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total       603731                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data      1642625                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total      1642625                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data      2246356                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total      2246356                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data      2246356                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total      2246356                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data       212185                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total       212185                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data       267257                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total       267257                       # number of WriteReq MSHR misses
system.cpu.dcache.SwapReq_mshr_misses::cpu.data            7                       # number of SwapReq MSHR misses
system.cpu.dcache.SwapReq_mshr_misses::total            7                       # number of SwapReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data       479442                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total       479442                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data       479442                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total       479442                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data   1589383500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total   1589383500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data   3625603341                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total   3625603341                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.SwapReq_mshr_miss_latency::cpu.data       247000                       # number of SwapReq MSHR miss cycles
system.cpu.dcache.SwapReq_mshr_miss_latency::total       247000                       # number of SwapReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data   5214986841                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total   5214986841                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data   5214986841                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total   5214986841                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.000958                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.001602                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.SwapReq_mshr_miss_rate::cpu.data     0.005279                       # mshr miss rate for SwapReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.001235                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.001235                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data  7490.555412                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 13565.980839                       # average WriteReq mshr miss latency
system.cpu.dcache.SwapReq_avg_mshr_miss_latency::cpu.data 35285.714286                       # average SwapReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 10877.200665                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 10877.200665                       # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.l2cache.replacements                 75859                       # number of replacements
system.cpu.l2cache.tagsinuse             17814.801426                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                  464590                       # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs                 91380                       # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs                  5.084154                       # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::writebacks 15735.123399                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.inst     94.212469                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.data   1985.465558                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks     0.480198                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst     0.002875                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data     0.060592                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::total        0.543665                       # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst           21                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data       179801                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total         179822                       # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks       426654                       # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total       426654                       # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data       206842                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total       206842                       # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst           21                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data       386643                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total          386664                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst           21                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data       386643                       # number of overall hits
system.cpu.l2cache.overall_hits::total         386664                       # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst         1278                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data        32384                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total        33662                       # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data        60422                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total        60422                       # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.inst         1278                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data        92806                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total         94084                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst         1278                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data        92806                       # number of overall misses
system.cpu.l2cache.overall_misses::total        94084                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     43747500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data   1101983500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total   1145731000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data   2079178500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total   2079178500                       # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst     43747500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data   3181162000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total   3224909500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst     43747500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data   3181162000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total   3224909500                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst         1299                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data       212185                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total       213484                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks       426654                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total       426654                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data       267264                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total       267264                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst         1299                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data       479449                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total       480748                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst         1299                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data       479449                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total       480748                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.983834                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.152622                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.226076                       # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst     0.983834                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data     0.193568                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst     0.983834                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data     0.193568                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34231.220657                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34028.640687                       # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34410.951309                       # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34231.220657                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34277.546710                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34231.220657                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34277.546710                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks        59257                       # number of writebacks
system.cpu.l2cache.writebacks::total            59257                       # number of writebacks
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         1278                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data        32384                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::total        33662                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data        60422                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total        60422                       # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst         1278                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data        92806                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total        94084                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst         1278                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data        92806                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total        94084                       # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     39610000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data   1004076000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total   1043686000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   1892150500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total   1892150500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     39610000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data   2896226500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total   2935836500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     39610000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data   2896226500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total   2935836500                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.983834                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.152622                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.226076                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.983834                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.193568                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.983834                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.193568                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 30993.740219                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31005.311265                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31315.588693                       # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 30993.740219                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31207.319570                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 30993.740219                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31207.319570                       # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate

---------- End Simulation Statistics   ----------