summaryrefslogtreecommitdiff
path: root/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt
blob: 3a2939b580713337acef4a83ba923a0358cf5d40 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.366632                       # Number of seconds simulated
sim_ticks                                366631719500                       # Number of ticks simulated
final_tick                               366631719500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 211005                       # Simulator instruction rate (inst/s)
host_op_rate                                   228546                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                              152712719                       # Simulator tick rate (ticks/s)
host_mem_usage                                 277288                       # Number of bytes of host memory used
host_seconds                                  2400.79                       # Real time elapsed on the host
sim_insts                                   506579366                       # Number of instructions simulated
sim_ops                                     548692589                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.physmem.bytes_read::cpu.inst            179840                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data           9053376                       # Number of bytes read from this memory
system.physmem.bytes_read::total              9233216                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst       179840                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total          179840                       # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks      6241792                       # Number of bytes written to this memory
system.physmem.bytes_written::total           6241792                       # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst               2810                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data             141459                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                144269                       # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks           97528                       # Number of write requests responded to by this memory
system.physmem.num_writes::total                97528                       # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst               490519                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data             24693379                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total                25183898                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst          490519                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total             490519                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks          17024692                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::total               17024692                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total::writebacks          17024692                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst              490519                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data            24693379                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total               42208590                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                        144269                       # Number of read requests accepted
system.physmem.writeReqs                        97528                       # Number of write requests accepted
system.physmem.readBursts                      144269                       # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts                      97528                       # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM                  9226688                       # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ                      6528                       # Total number of bytes read from write queue
system.physmem.bytesWritten                   6240064                       # Total number of bytes written to DRAM
system.physmem.bytesReadSys                   9233216                       # Total read bytes from the system interface side
system.physmem.bytesWrittenSys                6241792                       # Total written bytes from the system interface side
system.physmem.servicedByWrQ                      102                       # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0                9376                       # Per bank write bursts
system.physmem.perBankRdBursts::1                8929                       # Per bank write bursts
system.physmem.perBankRdBursts::2                8964                       # Per bank write bursts
system.physmem.perBankRdBursts::3                8666                       # Per bank write bursts
system.physmem.perBankRdBursts::4                9423                       # Per bank write bursts
system.physmem.perBankRdBursts::5                9371                       # Per bank write bursts
system.physmem.perBankRdBursts::6                8974                       # Per bank write bursts
system.physmem.perBankRdBursts::7                8126                       # Per bank write bursts
system.physmem.perBankRdBursts::8                8634                       # Per bank write bursts
system.physmem.perBankRdBursts::9                8697                       # Per bank write bursts
system.physmem.perBankRdBursts::10               8760                       # Per bank write bursts
system.physmem.perBankRdBursts::11               9487                       # Per bank write bursts
system.physmem.perBankRdBursts::12               9347                       # Per bank write bursts
system.physmem.perBankRdBursts::13               9550                       # Per bank write bursts
system.physmem.perBankRdBursts::14               8728                       # Per bank write bursts
system.physmem.perBankRdBursts::15               9135                       # Per bank write bursts
system.physmem.perBankWrBursts::0                6252                       # Per bank write bursts
system.physmem.perBankWrBursts::1                6118                       # Per bank write bursts
system.physmem.perBankWrBursts::2                6042                       # Per bank write bursts
system.physmem.perBankWrBursts::3                5901                       # Per bank write bursts
system.physmem.perBankWrBursts::4                6273                       # Per bank write bursts
system.physmem.perBankWrBursts::5                6263                       # Per bank write bursts
system.physmem.perBankWrBursts::6                6069                       # Per bank write bursts
system.physmem.perBankWrBursts::7                5534                       # Per bank write bursts
system.physmem.perBankWrBursts::8                5815                       # Per bank write bursts
system.physmem.perBankWrBursts::9                5920                       # Per bank write bursts
system.physmem.perBankWrBursts::10               5985                       # Per bank write bursts
system.physmem.perBankWrBursts::11               6510                       # Per bank write bursts
system.physmem.perBankWrBursts::12               6360                       # Per bank write bursts
system.physmem.perBankWrBursts::13               6344                       # Per bank write bursts
system.physmem.perBankWrBursts::14               6013                       # Per bank write bursts
system.physmem.perBankWrBursts::15               6102                       # Per bank write bursts
system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
system.physmem.totGap                    366631694000                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
system.physmem.readPktSize::6                  144269                       # Read request sizes (log2)
system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
system.physmem.writePktSize::6                  97528                       # Write request sizes (log2)
system.physmem.rdQLenPdf::0                    143840                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                       311                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                        16                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                     2842                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                     2979                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                     5670                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                     5725                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                     5731                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                     5730                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                     5730                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                     5734                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                     5731                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                     5736                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                     5741                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                     5739                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                     5746                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                     5754                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                     5737                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                     5732                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                     5729                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                     5727                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples        63306                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean      244.314283                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean     163.017060                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev     244.594379                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127          22538     35.60%     35.60% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255        17961     28.37%     63.97% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383         7327     11.57%     75.55% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511         7996     12.63%     88.18% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639         2051      3.24%     91.42% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767         1180      1.86%     93.28% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895          835      1.32%     94.60% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023          660      1.04%     95.64% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151         2758      4.36%    100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total          63306                       # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples          5727                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::mean        25.172342                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::gmean       18.597400                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::stdev      376.088417                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::0-1023           5724     99.95%     99.95% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047            2      0.03%     99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::27648-28671            1      0.02%    100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total            5727                       # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples          5727                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::mean        17.024795                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::gmean       16.995243                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::stdev        1.004050                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::16               2743     47.90%     47.90% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::17                142      2.48%     50.38% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::18               2814     49.14%     99.51% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::19                 20      0.35%     99.86% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::20                  6      0.10%     99.97% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::23                  1      0.02%     99.98% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::24                  1      0.02%    100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total            5727                       # Writes before turning the bus around for reads
system.physmem.totQLat                     1581653750                       # Total ticks spent queuing
system.physmem.totMemAccLat                4284785000                       # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat                    720835000                       # Total ticks spent in databus transfers
system.physmem.avgQLat                       10970.98                       # Average queueing delay per DRAM burst
system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
system.physmem.avgMemAccLat                  29720.98                       # Average memory access latency per DRAM burst
system.physmem.avgRdBW                          25.17                       # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW                          17.02                       # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys                       25.18                       # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys                       17.02                       # Average system write bandwidth in MiByte/s
system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil                           0.33                       # Data bus utilization in percentage
system.physmem.busUtilRead                       0.20                       # Data bus utilization in percentage for reads
system.physmem.busUtilWrite                      0.13                       # Data bus utilization in percentage for writes
system.physmem.avgRdQLen                         1.03                       # Average read queue length when enqueuing
system.physmem.avgWrQLen                        20.20                       # Average write queue length when enqueuing
system.physmem.readRowHits                     110439                       # Number of row buffer hits during reads
system.physmem.writeRowHits                     67921                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   76.60                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                  69.64                       # Row buffer hit rate for writes
system.physmem.avgGap                      1516278.92                       # Average gap between requests
system.physmem.pageHitRate                      73.80                       # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy                  239652000                       # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy                  130762500                       # Energy for precharge commands per rank (pJ)
system.physmem_0.readEnergy                 560266200                       # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy                313968960                       # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy            23946564720                       # Energy for refresh commands per rank (pJ)
system.physmem_0.actBackEnergy            47282173740                       # Energy for active background per rank (pJ)
system.physmem_0.preBackEnergy           178503263250                       # Energy for precharge background per rank (pJ)
system.physmem_0.totalEnergy             250976651370                       # Total energy per rank (pJ)
system.physmem_0.averagePower              684.547573                       # Core power per rank (mW)
system.physmem_0.memoryStateTime::IDLE   296644648000                       # Time in different power states
system.physmem_0.memoryStateTime::REF     12242620000                       # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
system.physmem_0.memoryStateTime::ACT     57744168750                       # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
system.physmem_1.actEnergy                  238941360                       # Energy for activate commands per rank (pJ)
system.physmem_1.preEnergy                  130374750                       # Energy for precharge commands per rank (pJ)
system.physmem_1.readEnergy                 564213000                       # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy                317837520                       # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy            23946564720                       # Energy for refresh commands per rank (pJ)
system.physmem_1.actBackEnergy            47121480765                       # Energy for active background per rank (pJ)
system.physmem_1.preBackEnergy           178644216000                       # Energy for precharge background per rank (pJ)
system.physmem_1.totalEnergy             250963628115                       # Total energy per rank (pJ)
system.physmem_1.averagePower              684.512070                       # Core power per rank (mW)
system.physmem_1.memoryStateTime::IDLE   296880094250                       # Time in different power states
system.physmem_1.memoryStateTime::REF     12242620000                       # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
system.physmem_1.memoryStateTime::ACT     57508713250                       # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
system.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.branchPred.lookups               132103795                       # Number of BP lookups
system.cpu.branchPred.condPredicted          98193288                       # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect           5910048                       # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups             68601542                       # Number of BTB lookups
system.cpu.branchPred.BTBHits                60590460                       # Number of BTB hits
system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct             88.322300                       # BTB Hit Percentage
system.cpu.branchPred.usedRAS                10017120                       # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect              18743                       # Number of incorrect RAS predictions.
system.cpu.branchPred.indirectLookups         3891574                       # Number of indirect predictor lookups.
system.cpu.branchPred.indirectHits            3883027                       # Number of indirect target hits.
system.cpu.branchPred.indirectMisses             8547                       # Number of indirect misses.
system.cpu.branchPredindirectMispredicted        54138                       # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.dstage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
system.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.dtb.walker.walks                         0                       # Table walker walks requested
system.cpu.dtb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.istage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
system.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.itb.walker.walks                         0                       # Table walker walks requested
system.cpu.itb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.inst_hits                            0                       # ITB inst hits
system.cpu.itb.inst_misses                          0                       # ITB inst misses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.workload.num_syscalls                  548                       # Number of system calls
system.cpu.pwrStateResidencyTicks::ON    366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.numCycles                        733263439                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.committedInsts                   506579366                       # Number of instructions committed
system.cpu.committedOps                     548692589                       # Number of ops (including micro ops) committed
system.cpu.discardedOps                      12939754                       # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends                         0                       # Number of times Execute suspended instruction fetching
system.cpu.cpi                               1.447480                       # CPI: cycles per instruction
system.cpu.ipc                               0.690856                       # IPC: instructions per cycle
system.cpu.op_class_0::No_OpClass                   0      0.00%      0.00% # Class of committed instruction
system.cpu.op_class_0::IntAlu               375609862     68.46%     68.46% # Class of committed instruction
system.cpu.op_class_0::IntMult                 339219      0.06%     68.52% # Class of committed instruction
system.cpu.op_class_0::IntDiv                       0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::FloatAdd                     0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::FloatCmp                     0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::FloatCvt                     0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::FloatMult                    0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::FloatDiv                     0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::FloatSqrt                    0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdAdd                      0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdAddAcc                   0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdAlu                      0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdCmp                      0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdCvt                      0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdMisc                     0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdMult                     0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdMultAcc                  0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdShift                    0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdShiftAcc                 0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdSqrt                     0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatAdd                 0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatAlu                 0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatCmp                 0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatCvt                 0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatDiv                 0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatMisc                3      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatMult                0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatMultAcc             0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::SimdFloatSqrt                0      0.00%     68.52% # Class of committed instruction
system.cpu.op_class_0::MemRead              115883283     21.12%     89.64% # Class of committed instruction
system.cpu.op_class_0::MemWrite              56860222     10.36%    100.00% # Class of committed instruction
system.cpu.op_class_0::IprAccess                    0      0.00%    100.00% # Class of committed instruction
system.cpu.op_class_0::InstPrefetch                 0      0.00%    100.00% # Class of committed instruction
system.cpu.op_class_0::total                548692589                       # Class of committed instruction
system.cpu.tickCycles                       694072576                       # Number of cycles that the object actually ticked
system.cpu.idleCycles                        39190863                       # Total number of cycles that the object has spent stopped
system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.tags.replacements           1141337                       # number of replacements
system.cpu.dcache.tags.tagsinuse          4070.301946                       # Cycle average of tags in use
system.cpu.dcache.tags.total_refs           171083822                       # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs           1145433                       # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs            149.361702                       # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle        5036525500                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data  4070.301946                       # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data     0.993726                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total     0.993726                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0           28                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1           18                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2          549                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::3         3501                       # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses         346338109                       # Number of tag accesses
system.cpu.dcache.tags.data_accesses        346338109                       # Number of data accesses
system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.ReadReq_hits::cpu.data    114566017                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total       114566017                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data     53537929                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total       53537929                       # number of WriteReq hits
system.cpu.dcache.SoftPFReq_hits::cpu.data         2794                       # number of SoftPFReq hits
system.cpu.dcache.SoftPFReq_hits::total          2794                       # number of SoftPFReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data      1488541                       # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total      1488541                       # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data      1488541                       # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total      1488541                       # number of StoreCondReq hits
system.cpu.dcache.demand_hits::cpu.data     168103946                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total        168103946                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data    168106740                       # number of overall hits
system.cpu.dcache.overall_hits::total       168106740                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data       811381                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total        811381                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data       701120                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total       701120                       # number of WriteReq misses
system.cpu.dcache.SoftPFReq_misses::cpu.data           15                       # number of SoftPFReq misses
system.cpu.dcache.SoftPFReq_misses::total           15                       # number of SoftPFReq misses
system.cpu.dcache.demand_misses::cpu.data      1512501                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total        1512501                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data      1512516                       # number of overall misses
system.cpu.dcache.overall_misses::total       1512516                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data  13515584500                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total  13515584500                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data  22200332500                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total  22200332500                       # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data  35715917000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total  35715917000                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data  35715917000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total  35715917000                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data    115377398                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total    115377398                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data     54239049                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total     54239049                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::cpu.data         2809                       # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::total         2809                       # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data      1488541                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total      1488541                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data      1488541                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total      1488541                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data    169616447                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total    169616447                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data    169619256                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total    169619256                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.007032                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.007032                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.012926                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.012926                       # miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::cpu.data     0.005340                       # miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::total     0.005340                       # miss rate for SoftPFReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.008917                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.008917                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.008917                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.008917                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16657.506769                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 16657.506769                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31664.098157                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 31664.098157                       # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 23613.813809                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 23613.813809                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 23613.579625                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 23613.579625                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.dcache.writebacks::writebacks      1068942                       # number of writebacks
system.cpu.dcache.writebacks::total           1068942                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data        22348                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total        22348                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data       344732                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total       344732                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data       367080                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total       367080                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data       367080                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total       367080                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data       789033                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total       789033                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data       356388                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total       356388                       # number of WriteReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data           12                       # number of SoftPFReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::total           12                       # number of SoftPFReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data      1145421                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total      1145421                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data      1145433                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total      1145433                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  12423186500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total  12423186500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  11274063500                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total  11274063500                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data       942500                       # number of SoftPFReq MSHR miss cycles
system.cpu.dcache.SoftPFReq_mshr_miss_latency::total       942500                       # number of SoftPFReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data  23697250000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total  23697250000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data  23698192500                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total  23698192500                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.006839                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.006839                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.006571                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.006571                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data     0.004272                       # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::total     0.004272                       # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006753                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.006753                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006753                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.006753                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15744.824995                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15744.824995                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 31634.239930                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 31634.239930                       # average WriteReq mshr miss latency
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 78541.666667                       # average SoftPFReq mshr miss latency
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 78541.666667                       # average SoftPFReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20688.681280                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 20688.681280                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20689.287370                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 20689.287370                       # average overall mshr miss latency
system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.icache.tags.replacements             18175                       # number of replacements
system.cpu.icache.tags.tagsinuse          1187.102530                       # Cycle average of tags in use
system.cpu.icache.tags.total_refs           199148962                       # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs             20047                       # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs           9934.102958                       # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst  1187.102530                       # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst     0.579640                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total     0.579640                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024         1872                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0           41                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1           63                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2           57                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3          311                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4         1400                       # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024     0.914062                       # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses         398358065                       # Number of tag accesses
system.cpu.icache.tags.data_accesses        398358065                       # Number of data accesses
system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.icache.ReadReq_hits::cpu.inst    199148962                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total       199148962                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst     199148962                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total        199148962                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst    199148962                       # number of overall hits
system.cpu.icache.overall_hits::total       199148962                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst        20047                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total         20047                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst        20047                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total          20047                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst        20047                       # number of overall misses
system.cpu.icache.overall_misses::total         20047                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst    467837000                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total    467837000                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst    467837000                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total    467837000                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst    467837000                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total    467837000                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst    199169009                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total    199169009                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst    199169009                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total    199169009                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst    199169009                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total    199169009                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000101                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.000101                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.000101                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.000101                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.000101                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.000101                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 23337.008031                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 23337.008031                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 23337.008031                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 23337.008031                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 23337.008031                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 23337.008031                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.icache.writebacks::writebacks        18175                       # number of writebacks
system.cpu.icache.writebacks::total             18175                       # number of writebacks
system.cpu.icache.ReadReq_mshr_misses::cpu.inst        20047                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total        20047                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst        20047                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total        20047                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst        20047                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total        20047                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    447790000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total    447790000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst    447790000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total    447790000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst    447790000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total    447790000                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000101                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000101                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000101                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.000101                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000101                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.000101                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 22337.008031                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 22337.008031                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 22337.008031                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 22337.008031                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 22337.008031                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 22337.008031                       # average overall mshr miss latency
system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.tags.replacements           112761                       # number of replacements
system.cpu.l2cache.tags.tagsinuse        29068.883602                       # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs            2174452                       # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs           145529                       # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs            14.941709                       # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle     101788000000                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::writebacks   134.067060                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.inst   307.855024                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.data 28626.961519                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks     0.004091                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst     0.009395                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data     0.873626                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total     0.887112                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024        32768                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0           87                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2          111                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::3          981                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4        31589                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses         18705497                       # Number of tag accesses
system.cpu.l2cache.tags.data_accesses        18705497                       # Number of data accesses
system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.WritebackDirty_hits::writebacks      1068942                       # number of WritebackDirty hits
system.cpu.l2cache.WritebackDirty_hits::total      1068942                       # number of WritebackDirty hits
system.cpu.l2cache.WritebackClean_hits::writebacks        17938                       # number of WritebackClean hits
system.cpu.l2cache.WritebackClean_hits::total        17938                       # number of WritebackClean hits
system.cpu.l2cache.ReadExReq_hits::cpu.data       255660                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total       255660                       # number of ReadExReq hits
system.cpu.l2cache.ReadCleanReq_hits::cpu.inst        17235                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadCleanReq_hits::total        17235                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadSharedReq_hits::cpu.data       748301                       # number of ReadSharedReq hits
system.cpu.l2cache.ReadSharedReq_hits::total       748301                       # number of ReadSharedReq hits
system.cpu.l2cache.demand_hits::cpu.inst        17235                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data      1003961                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total         1021196                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst        17235                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data      1003961                       # number of overall hits
system.cpu.l2cache.overall_hits::total        1021196                       # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data       100978                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total       100978                       # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         2812                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total         2812                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data        40494                       # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total        40494                       # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst         2812                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data       141472                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total        144284                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst         2812                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data       141472                       # number of overall misses
system.cpu.l2cache.overall_misses::total       144284                       # number of overall misses
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data   8057525500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total   8057525500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst    236084500                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::total    236084500                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data   3363607000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::total   3363607000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst    236084500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data  11421132500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total  11657217000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst    236084500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data  11421132500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total  11657217000                       # number of overall miss cycles
system.cpu.l2cache.WritebackDirty_accesses::writebacks      1068942                       # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackDirty_accesses::total      1068942                       # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::writebacks        17938                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::total        17938                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data       356638                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total       356638                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst        20047                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::total        20047                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data       788795                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total       788795                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst        20047                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data      1145433                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total      1165480                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst        20047                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data      1145433                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total      1165480                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.283139                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total     0.283139                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.140270                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.140270                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.051337                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.051337                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst     0.140270                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data     0.123510                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total     0.123798                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst     0.140270                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data     0.123510                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total     0.123798                       # miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79794.861257                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79794.861257                       # average ReadExReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83956.081081                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83956.081081                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 83064.330518                       # average ReadSharedReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 83064.330518                       # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83956.081081                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80730.692292                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 80793.552993                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83956.081081                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80730.692292                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 80793.552993                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.writebacks::writebacks        97528                       # number of writebacks
system.cpu.l2cache.writebacks::total            97528                       # number of writebacks
system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst            2                       # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadCleanReq_mshr_hits::total            2                       # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data           13                       # number of ReadSharedReq MSHR hits
system.cpu.l2cache.ReadSharedReq_mshr_hits::total           13                       # number of ReadSharedReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst            2                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.data           13                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::total           15                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst            2                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data           13                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total           15                       # number of overall MSHR hits
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       100978                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total       100978                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         2810                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total         2810                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data        40481                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::total        40481                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst         2810                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data       141459                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total       144269                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst         2810                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data       141459                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total       144269                       # number of overall MSHR misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   7047745500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total   7047745500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst    207624000                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total    207624000                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data   2957433000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total   2957433000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    207624000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  10005178500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total  10212802500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    207624000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  10005178500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total  10212802500                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.283139                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.283139                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.140171                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.140171                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.051320                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.051320                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.140171                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.123498                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total     0.123785                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.140171                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.123498                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total     0.123785                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 69794.861257                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 69794.861257                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 73887.544484                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 73887.544484                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 73057.310837                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 73057.310837                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 73887.544484                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70728.469026                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70789.999931                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 73887.544484                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70728.469026                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 70789.999931                       # average overall mshr miss latency
system.cpu.toL2Bus.snoop_filter.tot_requests      2324992                       # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests      1159582                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests         4996                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.snoop_filter.tot_snoops         2618                       # Total number of snoops made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_snoops         2615                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            3                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.cpu.toL2Bus.trans_dist::ReadResp        808842                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackDirty      1166470                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackClean        18175                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::CleanEvict        87628                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq       356638                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp       356638                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq        20047                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq       788795                       # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        58269                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      3432203                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total           3490472                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      2446208                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    141720000                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total          144166208                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops                      112761                       # Total snoops (count)
system.cpu.toL2Bus.snoopTraffic               6241792                       # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples      1278241                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean        0.006014                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev       0.077345                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0            1270557     99.40%     99.40% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1               7681      0.60%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2                  3      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total        1278241                       # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy     2249613000                       # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization          0.6                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy      30094452                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy    1718157983                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization          0.5                       # Layer utilization (%)
system.membus.snoop_filter.tot_requests        254412                       # Total number of requests made to the snoop filter.
system.membus.snoop_filter.hit_single_requests       110315                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.pwrStateResidencyTicks::UNDEFINED 366631719500                       # Cumulative time (in ticks) in various power states
system.membus.trans_dist::ReadResp              43291                       # Transaction distribution
system.membus.trans_dist::WritebackDirty        97528                       # Transaction distribution
system.membus.trans_dist::CleanEvict            12615                       # Transaction distribution
system.membus.trans_dist::ReadExReq            100978                       # Transaction distribution
system.membus.trans_dist::ReadExResp           100978                       # Transaction distribution
system.membus.trans_dist::ReadSharedReq         43291                       # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port       398681                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                 398681                       # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     15475008                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total                15475008                       # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops                                0                       # Total snoops (count)
system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples            144269                       # Request fanout histogram
system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::0                  144269    100.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
system.membus.snoop_fanout::total              144269                       # Request fanout histogram
system.membus.reqLayer0.occupancy           685129000                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               0.2                       # Layer utilization (%)
system.membus.respLayer1.occupancy          765930250                       # Layer occupancy (ticks)
system.membus.respLayer1.utilization              0.2                       # Layer utilization (%)

---------- End Simulation Statistics   ----------