summaryrefslogtreecommitdiff
path: root/tests/long/se/20.parser/ref/x86/linux/o3-timing/stats.txt
blob: 1d6cdc3c5ccac6264c686dd411fb581214ca4480 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.487172                       # Number of seconds simulated
sim_ticks                                487172057000                       # Number of ticks simulated
final_tick                               487172057000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 151495                       # Simulator instruction rate (inst/s)
host_op_rate                                   280342                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                               89259825                       # Simulator tick rate (ticks/s)
host_mem_usage                                 322228                       # Number of bytes of host memory used
host_seconds                                  5457.91                       # Real time elapsed on the host
sim_insts                                   826847303                       # Number of instructions simulated
sim_ops                                    1530082520                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.physmem.bytes_read::cpu.inst            155008                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data          24650432                       # Number of bytes read from this memory
system.physmem.bytes_read::total             24805440                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst       155008                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total          155008                       # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks     18909504                       # Number of bytes written to this memory
system.physmem.bytes_written::total          18909504                       # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst               2422                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data             385163                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                387585                       # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks          295461                       # Number of write requests responded to by this memory
system.physmem.num_writes::total               295461                       # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst               318179                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data             50599027                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total                50917206                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst          318179                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total             318179                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks          38814837                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::total               38814837                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total::writebacks          38814837                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst              318179                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data            50599027                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total               89732043                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                        387585                       # Number of read requests accepted
system.physmem.writeReqs                       295461                       # Number of write requests accepted
system.physmem.readBursts                      387585                       # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts                     295461                       # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM                 24785280                       # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ                     20160                       # Total number of bytes read from write queue
system.physmem.bytesWritten                  18907584                       # Total number of bytes written to DRAM
system.physmem.bytesReadSys                  24805440                       # Total read bytes from the system interface side
system.physmem.bytesWrittenSys               18909504                       # Total written bytes from the system interface side
system.physmem.servicedByWrQ                      315                       # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0               24645                       # Per bank write bursts
system.physmem.perBankRdBursts::1               26417                       # Per bank write bursts
system.physmem.perBankRdBursts::2               24674                       # Per bank write bursts
system.physmem.perBankRdBursts::3               24501                       # Per bank write bursts
system.physmem.perBankRdBursts::4               23296                       # Per bank write bursts
system.physmem.perBankRdBursts::5               23619                       # Per bank write bursts
system.physmem.perBankRdBursts::6               24746                       # Per bank write bursts
system.physmem.perBankRdBursts::7               24503                       # Per bank write bursts
system.physmem.perBankRdBursts::8               23866                       # Per bank write bursts
system.physmem.perBankRdBursts::9               23595                       # Per bank write bursts
system.physmem.perBankRdBursts::10              24803                       # Per bank write bursts
system.physmem.perBankRdBursts::11              23982                       # Per bank write bursts
system.physmem.perBankRdBursts::12              23298                       # Per bank write bursts
system.physmem.perBankRdBursts::13              23005                       # Per bank write bursts
system.physmem.perBankRdBursts::14              24008                       # Per bank write bursts
system.physmem.perBankRdBursts::15              24312                       # Per bank write bursts
system.physmem.perBankWrBursts::0               19007                       # Per bank write bursts
system.physmem.perBankWrBursts::1               19956                       # Per bank write bursts
system.physmem.perBankWrBursts::2               19034                       # Per bank write bursts
system.physmem.perBankWrBursts::3               18984                       # Per bank write bursts
system.physmem.perBankWrBursts::4               18157                       # Per bank write bursts
system.physmem.perBankWrBursts::5               18431                       # Per bank write bursts
system.physmem.perBankWrBursts::6               19162                       # Per bank write bursts
system.physmem.perBankWrBursts::7               19114                       # Per bank write bursts
system.physmem.perBankWrBursts::8               18737                       # Per bank write bursts
system.physmem.perBankWrBursts::9               17973                       # Per bank write bursts
system.physmem.perBankWrBursts::10              18902                       # Per bank write bursts
system.physmem.perBankWrBursts::11              17777                       # Per bank write bursts
system.physmem.perBankWrBursts::12              17406                       # Per bank write bursts
system.physmem.perBankWrBursts::13              16997                       # Per bank write bursts
system.physmem.perBankWrBursts::14              17829                       # Per bank write bursts
system.physmem.perBankWrBursts::15              17965                       # Per bank write bursts
system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
system.physmem.totGap                    487171969500                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
system.physmem.readPktSize::6                  387585                       # Read request sizes (log2)
system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
system.physmem.writePktSize::6                 295461                       # Write request sizes (log2)
system.physmem.rdQLenPdf::0                    381129                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                      5721                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                       375                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                        39                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                         4                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                         2                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                     6030                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                     6313                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                    17495                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                    17672                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                    17689                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                    17692                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                    17695                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                    17693                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                    17693                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                    17694                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                    17693                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                    17703                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                    17709                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                    17707                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                    17727                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                    17803                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                    17705                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                    17723                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33                        9                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples       146660                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean      297.911141                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean     176.290070                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev     324.324639                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127          53183     36.26%     36.26% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255        40977     27.94%     64.20% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383        13739      9.37%     73.57% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511         7432      5.07%     78.64% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639         5223      3.56%     82.20% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767         3827      2.61%     84.81% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895         2941      2.01%     86.81% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023         2699      1.84%     88.65% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151        16639     11.35%    100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total         146660                       # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples         17684                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::mean        21.898835                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::gmean       18.149529                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::stdev      215.763207                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::0-1023          17677     99.96%     99.96% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047            3      0.02%     99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::3072-4095            2      0.01%     99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::8192-9215            1      0.01%     99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::26624-27647            1      0.01%    100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total           17684                       # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples         17684                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::mean        16.706119                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::gmean       16.679236                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::stdev        0.959383                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::16              11362     64.25%     64.25% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::17                284      1.61%     65.86% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::18               5921     33.48%     99.34% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::19                108      0.61%     99.95% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::20                  8      0.05%     99.99% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::21                  1      0.01%    100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total           17684                       # Writes before turning the bus around for reads
system.physmem.totQLat                     9753002000                       # Total ticks spent queuing
system.physmem.totMemAccLat               17014314500                       # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat                   1936350000                       # Total ticks spent in databus transfers
system.physmem.avgQLat                       25183.99                       # Average queueing delay per DRAM burst
system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
system.physmem.avgMemAccLat                  43933.99                       # Average memory access latency per DRAM burst
system.physmem.avgRdBW                          50.88                       # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW                          38.81                       # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys                       50.92                       # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys                       38.81                       # Average system write bandwidth in MiByte/s
system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil                           0.70                       # Data bus utilization in percentage
system.physmem.busUtilRead                       0.40                       # Data bus utilization in percentage for reads
system.physmem.busUtilWrite                      0.30                       # Data bus utilization in percentage for writes
system.physmem.avgRdQLen                         1.04                       # Average read queue length when enqueuing
system.physmem.avgWrQLen                        21.76                       # Average write queue length when enqueuing
system.physmem.readRowHits                     316112                       # Number of row buffer hits during reads
system.physmem.writeRowHits                    219918                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   81.63                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                  74.43                       # Row buffer hit rate for writes
system.physmem.avgGap                       713234.50                       # Average gap between requests
system.physmem.pageHitRate                      78.51                       # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy                  536813760                       # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy                  285300510                       # Energy for precharge commands per rank (pJ)
system.physmem_0.readEnergy                1402303140                       # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy                792630900                       # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy           13522080000.000004                       # Energy for refresh commands per rank (pJ)
system.physmem_0.actBackEnergy             8880806910                       # Energy for active background per rank (pJ)
system.physmem_0.preBackEnergy              733930560                       # Energy for precharge background per rank (pJ)
system.physmem_0.actPowerDownEnergy       36188602890                       # Energy for active power-down per rank (pJ)
system.physmem_0.prePowerDownEnergy       17013808320                       # Energy for precharge power-down per rank (pJ)
system.physmem_0.selfRefreshEnergy        84109110615                       # Energy for self refresh per rank (pJ)
system.physmem_0.totalEnergy             163471886265                       # Total energy per rank (pJ)
system.physmem_0.averagePower              335.552673                       # Core power per rank (mW)
system.physmem_0.totalIdleTime           465770843500                       # Total Idle time Per DRAM Rank
system.physmem_0.memoryStateTime::IDLE     1167963000                       # Time in different power states
system.physmem_0.memoryStateTime::REF      5742590000                       # Time in different power states
system.physmem_0.memoryStateTime::SREF   342103131000                       # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN  44306910500                       # Time in different power states
system.physmem_0.memoryStateTime::ACT     14490068000                       # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN  79361394500                       # Time in different power states
system.physmem_1.actEnergy                  510417180                       # Energy for activate commands per rank (pJ)
system.physmem_1.preEnergy                  271274190                       # Energy for precharge commands per rank (pJ)
system.physmem_1.readEnergy                1362804660                       # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy                749518920                       # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy           13134242160.000004                       # Energy for refresh commands per rank (pJ)
system.physmem_1.actBackEnergy             8898960840                       # Energy for active background per rank (pJ)
system.physmem_1.preBackEnergy              723582720                       # Energy for precharge background per rank (pJ)
system.physmem_1.actPowerDownEnergy       34400258100                       # Energy for active power-down per rank (pJ)
system.physmem_1.prePowerDownEnergy       16618152960                       # Energy for precharge power-down per rank (pJ)
system.physmem_1.selfRefreshEnergy        85296284295                       # Energy for self refresh per rank (pJ)
system.physmem_1.totalEnergy             161971426545                       # Total energy per rank (pJ)
system.physmem_1.averagePower              332.472734                       # Core power per rank (mW)
system.physmem_1.totalIdleTime           465759347500                       # Total Idle time Per DRAM Rank
system.physmem_1.memoryStateTime::IDLE     1160536750                       # Time in different power states
system.physmem_1.memoryStateTime::REF      5578620000                       # Time in different power states
system.physmem_1.memoryStateTime::SREF   347043695250                       # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN  43276363250                       # Time in different power states
system.physmem_1.memoryStateTime::ACT     14673424500                       # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN  75439417250                       # Time in different power states
system.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.branchPred.lookups               297986094                       # Number of BP lookups
system.cpu.branchPred.condPredicted         297986094                       # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect          23626998                       # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups            229902551                       # Number of BTB lookups
system.cpu.branchPred.BTBHits                       0                       # Number of BTB hits
system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct              0.000000                       # BTB Hit Percentage
system.cpu.branchPred.usedRAS                40347150                       # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect            4410395                       # Number of incorrect RAS predictions.
system.cpu.branchPred.indirectLookups       229902551                       # Number of indirect predictor lookups.
system.cpu.branchPred.indirectHits          119869207                       # Number of indirect target hits.
system.cpu.branchPred.indirectMisses        110033344                       # Number of indirect misses.
system.cpu.branchPredindirectMispredicted     11602477                       # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.workload.num_syscalls                  551                       # Number of system calls
system.cpu.pwrStateResidencyTicks::ON    487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.numCycles                        974344115                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.fetch.icacheStallCycles          229691872                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                     1587782946                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                   297986094                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches          160216357                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     719926348                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                48165553                       # Number of cycles fetch has spent squashing
system.cpu.fetch.TlbCycles                       1415                       # Number of cycles fetch has spent waiting for tlb
system.cpu.fetch.MiscStallCycles                32240                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles        400644                       # Number of stall cycles due to pending traps
system.cpu.fetch.PendingQuiesceStallCycles         8846                       # Number of stall cycles due to pending quiesce instructions
system.cpu.fetch.IcacheWaitRetryStallCycles           32                       # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines                 216441049                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes               6311436                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.ItlbSquashes                       4                       # Number of outstanding ITLB misses that were squashed
system.cpu.fetch.rateDist::samples          974144173                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              3.051993                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             3.490984                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                482346160     49.51%     49.51% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 36602331      3.76%     53.27% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 36258722      3.72%     56.99% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 33122325      3.40%     60.39% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                 28552285      2.93%     63.33% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 29954375      3.07%     66.40% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                 40147511      4.12%     70.52% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                 37554957      3.86%     74.38% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                249605507     25.62%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            974144173                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.305832                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        1.629592                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                165741449                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles             390914156                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 312062305                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles              81343487                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles               24082776                       # Number of cycles decode is squashing
system.cpu.decode.DecodedInsts             2744526803                       # Number of instructions handled by decode
system.cpu.rename.SquashCycles               24082776                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                201646050                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles               200648481                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles          15573                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 351553209                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles             196198084                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts             2627040726                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                843366                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents              120856771                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LQFullEvents               22890286                       # Number of times rename has blocked due to LQ full
system.cpu.rename.SQFullEvents               43959941                       # Number of times rename has blocked due to SQ full
system.cpu.rename.RenamedOperands          2707701926                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups            6592856104                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups       4207544155                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups           2527327                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps            1616961572                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps               1090740354                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts               1231                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts           1132                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                 368340883                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads            608352131                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores           244132697                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads         253219333                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         76661135                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                 2419790234                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded              118502                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                1999387601                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued           3615961                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined       889826216                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined   1510217601                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved         117950                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples     974144173                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         2.052456                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        2.105356                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0           345565196     35.47%     35.47% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1           135254480     13.88%     49.36% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2           130135429     13.36%     62.72% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3           118774957     12.19%     74.91% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4            97965180     10.06%     84.97% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5            67350848      6.91%     91.88% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6            45621638      4.68%     96.56% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7            22618956      2.32%     98.89% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8            10857489      1.11%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total       974144173                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                11247867     43.19%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMultAcc                 0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMisc                    0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     43.19% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead               11962828     45.93%     89.12% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite               2737897     10.51%     99.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemRead                 0      0.00%     99.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemWrite            96082      0.37%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass           2913186      0.15%      0.15% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu            1333691578     66.71%     66.85% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult               358355      0.02%     66.87% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv               4798525      0.24%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                   5      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMultAcc               0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMisc                  0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.11% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            471253849     23.57%     90.68% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite           185928557      9.30%     99.98% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemRead               5      0.00%     99.98% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemWrite         443541      0.02%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total             1999387601                       # Type of FU issued
system.cpu.iq.rate                           2.052034                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                    26044674                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.013026                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         5001332322                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes        3306265401                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses   1924007332                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads             1247688                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes            4044576                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses       235696                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses             2021979456                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                  539633                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads        179731986                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads    224269113                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses       336817                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation       641986                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores     94974502                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads        32014                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked           878                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles               24082776                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles               149888848                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles               6862033                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts          2419908736                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts           1314714                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts             608352426                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts            244132697                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts              41176                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                1469227                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents               4543982                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents         641986                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect        8726699                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect     20674839                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts             29401538                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts            1945912356                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             456814163                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts          53475245                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                             0                       # number of nop insts executed
system.cpu.iew.exec_refs                    635656680                       # number of memory reference insts executed
system.cpu.iew.exec_branches                185192217                       # Number of branches executed
system.cpu.iew.exec_stores                  178842517                       # Number of stores executed
system.cpu.iew.exec_rate                     1.997151                       # Inst execution rate
system.cpu.iew.wb_sent                     1934768958                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                    1924243028                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                1457137045                       # num instructions producing a value
system.cpu.iew.wb_consumers                2204058928                       # num instructions consuming a value
system.cpu.iew.wb_rate                       1.974911                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.661115                       # average fanout of values written-back
system.cpu.commit.commitSquashedInsts       889901292                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls             552                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts          23658010                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples    841376599                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.818547                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.459268                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    361645102     42.98%     42.98% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1    184788916     21.96%     64.95% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2     57757386      6.86%     71.81% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     87297113     10.38%     82.19% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4     30407785      3.61%     85.80% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5     26554015      3.16%     88.96% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6     10439709      1.24%     90.20% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7      9044560      1.07%     91.27% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     73442013      8.73%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total    841376599                       # Number of insts commited each cycle
system.cpu.commit.committedInsts            826847303                       # Number of instructions committed
system.cpu.commit.committedOps             1530082520                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      533241508                       # Number of memory references committed
system.cpu.commit.loads                     384083313                       # Number of loads committed
system.cpu.commit.membars                           0                       # Number of memory barriers committed
system.cpu.commit.branches                  149981740                       # Number of branches committed
system.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                1527470225                       # Number of committed integer instructions.
system.cpu.commit.function_calls             17673145                       # Number of function calls committed.
system.cpu.commit.op_class_0::No_OpClass      2048202      0.13%      0.13% # Class of committed instruction
system.cpu.commit.op_class_0::IntAlu        989691028     64.68%     64.82% # Class of committed instruction
system.cpu.commit.op_class_0::IntMult          306834      0.02%     64.84% # Class of committed instruction
system.cpu.commit.op_class_0::IntDiv          4794948      0.31%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::FloatAdd              0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCmp              0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCvt              0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMult             0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMultAcc            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::FloatDiv              0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMisc             0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAdd               0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAlu               0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCmp               0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCvt               0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMisc              0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMult              0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShift             0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     65.15% # Class of committed instruction
system.cpu.commit.op_class_0::MemRead       384083313     25.10%     90.25% # Class of committed instruction
system.cpu.commit.op_class_0::MemWrite      149158195      9.75%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemRead            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemWrite            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total        1530082520                       # Class of committed instruction
system.cpu.commit.bw_lim_events              73442013                       # number cycles where commit BW limit reached
system.cpu.rob.rob_reads                   3187918398                       # The number of ROB reads
system.cpu.rob.rob_writes                  4974407602                       # The number of ROB writes
system.cpu.timesIdled                            2034                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                          199942                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                   826847303                       # Number of Instructions Simulated
system.cpu.committedOps                    1530082520                       # Number of Ops (including micro ops) Simulated
system.cpu.cpi                               1.178385                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         1.178385                       # CPI: Total CPI of All Threads
system.cpu.ipc                               0.848619                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         0.848619                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads               2928729782                       # number of integer regfile reads
system.cpu.int_regfile_writes              1576941499                       # number of integer regfile writes
system.cpu.fp_regfile_reads                    236699                       # number of floating regfile reads
system.cpu.fp_regfile_writes                        4                       # number of floating regfile writes
system.cpu.cc_regfile_reads                 617876716                       # number of cc regfile reads
system.cpu.cc_regfile_writes                419949697                       # number of cc regfile writes
system.cpu.misc_regfile_reads              1064375270                       # number of misc regfile reads
system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.tags.replacements           2546054                       # number of replacements
system.cpu.dcache.tags.tagsinuse          4087.989792                       # Cycle average of tags in use
system.cpu.dcache.tags.total_refs           421112007                       # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs           2550150                       # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs            165.132250                       # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle        1890456500                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data  4087.989792                       # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data     0.998044                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total     0.998044                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0           23                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1           20                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2          594                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::3         3458                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::4            1                       # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses         851486020                       # Number of tag accesses
system.cpu.dcache.tags.data_accesses        851486020                       # Number of data accesses
system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.ReadReq_hits::cpu.data    272742549                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total       272742549                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data    148366794                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total      148366794                       # number of WriteReq hits
system.cpu.dcache.demand_hits::cpu.data     421109343                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total        421109343                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data    421109343                       # number of overall hits
system.cpu.dcache.overall_hits::total       421109343                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data      2567175                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total       2567175                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data       791417                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total       791417                       # number of WriteReq misses
system.cpu.dcache.demand_misses::cpu.data      3358592                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total        3358592                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data      3358592                       # number of overall misses
system.cpu.dcache.overall_misses::total       3358592                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data  63549852500                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total  63549852500                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data  26385909500                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total  26385909500                       # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data  89935762000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total  89935762000                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data  89935762000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total  89935762000                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data    275309724                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total    275309724                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data    149158211                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total    149158211                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data    424467935                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total    424467935                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data    424467935                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total    424467935                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.009325                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.009325                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.005306                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.005306                       # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.007912                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.007912                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.007912                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.007912                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24754.780060                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 24754.780060                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33340.084304                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 33340.084304                       # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 26777.817014                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 26777.817014                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 26777.817014                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 26777.817014                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs        12440                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets        10775                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs               917                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets              14                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs    13.565976                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets   769.642857                       # average number of cycles each access was blocked
system.cpu.dcache.writebacks::writebacks      2337949                       # number of writebacks
system.cpu.dcache.writebacks::total           2337949                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data       800910                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total       800910                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data         5810                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total         5810                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data       806720                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total       806720                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data       806720                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total       806720                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data      1766265                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total      1766265                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data       785607                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total       785607                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data      2551872                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total      2551872                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data      2551872                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total      2551872                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  37580006000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total  37580006000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  25494312000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total  25494312000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data  63074318000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total  63074318000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data  63074318000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total  63074318000                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.006416                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.006416                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.005267                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.005267                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006012                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.006012                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006012                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.006012                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21276.538911                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21276.538911                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32451.737319                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32451.737319                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24716.881568                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 24716.881568                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24716.881568                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 24716.881568                       # average overall mshr miss latency
system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.icache.tags.replacements              4004                       # number of replacements
system.cpu.icache.tags.tagsinuse          1085.037164                       # Cycle average of tags in use
system.cpu.icache.tags.total_refs           216431030                       # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs              5719                       # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs          37844.208778                       # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst  1085.037164                       # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst     0.529803                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total     0.529803                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024         1715                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0           39                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1           11                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2           27                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3           81                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4         1557                       # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024     0.837402                       # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses         432889551                       # Number of tag accesses
system.cpu.icache.tags.data_accesses        432889551                       # Number of data accesses
system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.icache.ReadReq_hits::cpu.inst    216431266                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total       216431266                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst     216431266                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total        216431266                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst    216431266                       # number of overall hits
system.cpu.icache.overall_hits::total       216431266                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst         9783                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total          9783                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst         9783                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total           9783                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst         9783                       # number of overall misses
system.cpu.icache.overall_misses::total          9783                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst    586259000                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total    586259000                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst    586259000                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total    586259000                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst    586259000                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total    586259000                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst    216441049                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total    216441049                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst    216441049                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total    216441049                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst    216441049                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total    216441049                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000045                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.000045                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.000045                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.000045                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.000045                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.000045                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 59926.300726                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 59926.300726                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 59926.300726                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 59926.300726                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 59926.300726                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 59926.300726                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs          654                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets          486                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                10                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               1                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs    65.400000                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets          486                       # average number of cycles each access was blocked
system.cpu.icache.writebacks::writebacks         4004                       # number of writebacks
system.cpu.icache.writebacks::total              4004                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits::cpu.inst         2330                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total         2330                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst         2330                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total         2330                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst         2330                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total         2330                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst         7453                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total         7453                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst         7453                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total         7453                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst         7453                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total         7453                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    386965000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total    386965000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst    386965000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total    386965000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst    386965000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total    386965000                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000034                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000034                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000034                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.000034                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000034                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.000034                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51920.703073                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51920.703073                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51920.703073                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 51920.703073                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51920.703073                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 51920.703073                       # average overall mshr miss latency
system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.tags.replacements           356023                       # number of replacements
system.cpu.l2cache.tags.tagsinuse        30628.268694                       # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs            4712326                       # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs           388791                       # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs            12.120461                       # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle      83034365000                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::writebacks    73.003370                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.inst   193.382004                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.data 30361.883320                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks     0.002228                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst     0.005902                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data     0.926571                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total     0.934701                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024        32768                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0           66                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2          168                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::3         1405                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4        31129                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses         41197863                       # Number of tag accesses
system.cpu.l2cache.tags.data_accesses        41197863                       # Number of data accesses
system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.WritebackDirty_hits::writebacks      2337949                       # number of WritebackDirty hits
system.cpu.l2cache.WritebackDirty_hits::total      2337949                       # number of WritebackDirty hits
system.cpu.l2cache.WritebackClean_hits::writebacks         3908                       # number of WritebackClean hits
system.cpu.l2cache.WritebackClean_hits::total         3908                       # number of WritebackClean hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data         1714                       # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total         1714                       # number of UpgradeReq hits
system.cpu.l2cache.ReadExReq_hits::cpu.data       577340                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total       577340                       # number of ReadExReq hits
system.cpu.l2cache.ReadCleanReq_hits::cpu.inst         3211                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadCleanReq_hits::total         3211                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadSharedReq_hits::cpu.data      1587646                       # number of ReadSharedReq hits
system.cpu.l2cache.ReadSharedReq_hits::total      1587646                       # number of ReadSharedReq hits
system.cpu.l2cache.demand_hits::cpu.inst         3211                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data      2164986                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total         2168197                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst         3211                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data      2164986                       # number of overall hits
system.cpu.l2cache.overall_hits::total        2168197                       # number of overall hits
system.cpu.l2cache.UpgradeReq_misses::cpu.data            8                       # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total            8                       # number of UpgradeReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data       206765                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total       206765                       # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         2422                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total         2422                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data       178399                       # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total       178399                       # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst         2422                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data       385164                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total        387586                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst         2422                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data       385164                       # number of overall misses
system.cpu.l2cache.overall_misses::total       387586                       # number of overall misses
system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data        61000                       # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_latency::total        61000                       # number of UpgradeReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  18232552000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total  18232552000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst    339097000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::total    339097000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data  18206411000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::total  18206411000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst    339097000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data  36438963000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total  36778060000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst    339097000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data  36438963000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total  36778060000                       # number of overall miss cycles
system.cpu.l2cache.WritebackDirty_accesses::writebacks      2337949                       # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackDirty_accesses::total      2337949                       # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::writebacks         3908                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::total         3908                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data         1722                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total         1722                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data       784105                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total       784105                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst         5633                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::total         5633                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data      1766045                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total      1766045                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst         5633                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data      2550150                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total      2555783                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst         5633                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data      2550150                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total      2555783                       # number of overall (read+write) accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.004646                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total     0.004646                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.263696                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total     0.263696                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.429966                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.429966                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.101016                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.101016                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst     0.429966                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data     0.151036                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total     0.151651                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst     0.429966                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data     0.151036                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total     0.151651                       # miss rate for overall accesses
system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data         7625                       # average UpgradeReq miss latency
system.cpu.l2cache.UpgradeReq_avg_miss_latency::total         7625                       # average UpgradeReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88180.069161                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88180.069161                       # average ReadExReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 140007.018993                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 140007.018993                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 102054.445372                       # average ReadSharedReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 102054.445372                       # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 140007.018993                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 94606.357292                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 94890.063109                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 140007.018993                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 94606.357292                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 94890.063109                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.writebacks::writebacks       295461                       # number of writebacks
system.cpu.l2cache.writebacks::total           295461                       # number of writebacks
system.cpu.l2cache.CleanEvict_mshr_misses::writebacks           11                       # number of CleanEvict MSHR misses
system.cpu.l2cache.CleanEvict_mshr_misses::total           11                       # number of CleanEvict MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data            8                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total            8                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       206765                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total       206765                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         2422                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total         2422                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data       178399                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::total       178399                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst         2422                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data       385164                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total       387586                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst         2422                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data       385164                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total       387586                       # number of overall MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data       159000                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total       159000                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  16164902000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  16164902000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst    314877000                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total    314877000                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data  16422421000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total  16422421000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    314877000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  32587323000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total  32902200000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    314877000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  32587323000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total  32902200000                       # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks          inf                       # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total          inf                       # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.004646                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.004646                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.263696                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.263696                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.429966                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.429966                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.101016                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.101016                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.429966                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.151036                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total     0.151651                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.429966                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.151036                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total     0.151651                       # mshr miss rate for overall accesses
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        19875                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        19875                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78180.069161                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78180.069161                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 130007.018993                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 130007.018993                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 92054.445372                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 92054.445372                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 130007.018993                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84606.357292                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84890.063109                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 130007.018993                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84606.357292                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 84890.063109                       # average overall mshr miss latency
system.cpu.toL2Bus.snoop_filter.tot_requests      5109383                       # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests      2550327                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests        23034                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.snoop_filter.tot_snoops         3629                       # Total number of snoops made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_snoops         3621                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            8                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.cpu.toL2Bus.trans_dist::ReadResp       1773498                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackDirty      2633410                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackClean         4004                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::CleanEvict       268667                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::UpgradeReq         1722                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::UpgradeResp         1722                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq       784105                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp       784105                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq         7453                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq      1766045                       # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        17090                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      7649798                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total           7666888                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       616768                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    312838336                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total          313455104                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops                      357843                       # Total snoops (count)
system.cpu.toL2Bus.snoopTraffic              19025984                       # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples      2915348                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean        0.009238                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev       0.095698                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0            2888424     99.08%     99.08% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1              26916      0.92%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2                  8      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total        2915348                       # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy     4896697394                       # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization          1.0                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy      11180498                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy    3826086106                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization          0.8                       # Layer utilization (%)
system.membus.snoop_filter.tot_requests        740706                       # Total number of requests made to the snoop filter.
system.membus.snoop_filter.hit_single_requests       353592                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.pwrStateResidencyTicks::UNDEFINED 487172057000                       # Cumulative time (in ticks) in various power states
system.membus.trans_dist::ReadResp             180821                       # Transaction distribution
system.membus.trans_dist::WritebackDirty       295461                       # Transaction distribution
system.membus.trans_dist::CleanEvict            57651                       # Transaction distribution
system.membus.trans_dist::UpgradeReq                9                       # Transaction distribution
system.membus.trans_dist::ReadExReq            206764                       # Transaction distribution
system.membus.trans_dist::ReadExResp           206764                       # Transaction distribution
system.membus.trans_dist::ReadSharedReq        180821                       # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      1128291                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::total      1128291                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                1128291                       # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     43714944                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::total     43714944                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total                43714944                       # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops                                0                       # Total snoops (count)
system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples            387594                       # Request fanout histogram
system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::0                  387594    100.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
system.membus.snoop_fanout::total              387594                       # Request fanout histogram
system.membus.reqLayer0.occupancy          1998981000                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               0.4                       # Layer utilization (%)
system.membus.respLayer1.occupancy         2050982000                       # Layer occupancy (ticks)
system.membus.respLayer1.utilization              0.4                       # Layer utilization (%)

---------- End Simulation Statistics   ----------