summaryrefslogtreecommitdiff
path: root/tests/long/se/30.eon/ref/alpha/tru64/o3-timing/stats.txt
blob: 0782192445553628364884af963e11849fca89ce (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.077336                       # Number of seconds simulated
sim_ticks                                 77336466500                       # Number of ticks simulated
final_tick                                77336466500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 141610                       # Simulator instruction rate (inst/s)
host_op_rate                                   141610                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                               29159685                       # Simulator tick rate (ticks/s)
host_mem_usage                                 279556                       # Number of bytes of host memory used
host_seconds                                  2652.17                       # Real time elapsed on the host
sim_insts                                   375574808                       # Number of instructions simulated
sim_ops                                     375574808                       # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst            220800                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data            255488                       # Number of bytes read from this memory
system.physmem.bytes_read::total               476288                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst       220800                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total          220800                       # Number of instructions bytes read from this memory
system.physmem.num_reads::cpu.inst               3450                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data               3992                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                  7442                       # Number of read requests responded to by this memory
system.physmem.bw_read::cpu.inst              2855057                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data              3303590                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total                 6158647                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst         2855057                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total            2855057                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_total::cpu.inst             2855057                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data             3303590                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total                6158647                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                          7442                       # Total number of read requests seen
system.physmem.writeReqs                            0                       # Total number of write requests seen
system.physmem.cpureqs                           7442                       # Reqs generatd by CPU via cache - shady
system.physmem.bytesRead                       476288                       # Total number of bytes read from memory
system.physmem.bytesWritten                         0                       # Total number of bytes written to memory
system.physmem.bytesConsumedRd                 476288                       # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr                      0                       # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ                        0                       # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite                  0                       # Reqs where no action is needed
system.physmem.perBankRdReqs::0                   481                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::1                   480                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::2                   530                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::3                   529                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::4                   386                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::5                   401                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::6                   457                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::7                   448                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::8                   405                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::9                   456                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::10                  590                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::11                  407                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::12                  545                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::13                  424                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::14                  399                       # Track reads on a per bank basis
system.physmem.perBankRdReqs::15                  504                       # Track reads on a per bank basis
system.physmem.perBankWrReqs::0                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::1                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::2                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::3                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::4                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::5                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::6                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::7                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::8                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::9                     0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::10                    0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::11                    0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::12                    0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::13                    0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::14                    0                       # Track writes on a per bank basis
system.physmem.perBankWrReqs::15                    0                       # Track writes on a per bank basis
system.physmem.numRdRetry                           0                       # Number of times rd buffer was full causing retry
system.physmem.numWrRetry                           0                       # Number of times wr buffer was full causing retry
system.physmem.totGap                     77336398000                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Categorize read packet sizes
system.physmem.readPktSize::1                       0                       # Categorize read packet sizes
system.physmem.readPktSize::2                       0                       # Categorize read packet sizes
system.physmem.readPktSize::3                       0                       # Categorize read packet sizes
system.physmem.readPktSize::4                       0                       # Categorize read packet sizes
system.physmem.readPktSize::5                       0                       # Categorize read packet sizes
system.physmem.readPktSize::6                    7442                       # Categorize read packet sizes
system.physmem.readPktSize::7                       0                       # Categorize read packet sizes
system.physmem.readPktSize::8                       0                       # Categorize read packet sizes
system.physmem.writePktSize::0                      0                       # categorize write packet sizes
system.physmem.writePktSize::1                      0                       # categorize write packet sizes
system.physmem.writePktSize::2                      0                       # categorize write packet sizes
system.physmem.writePktSize::3                      0                       # categorize write packet sizes
system.physmem.writePktSize::4                      0                       # categorize write packet sizes
system.physmem.writePktSize::5                      0                       # categorize write packet sizes
system.physmem.writePktSize::6                      0                       # categorize write packet sizes
system.physmem.writePktSize::7                      0                       # categorize write packet sizes
system.physmem.writePktSize::8                      0                       # categorize write packet sizes
system.physmem.neitherpktsize::0                    0                       # categorize neither packet sizes
system.physmem.neitherpktsize::1                    0                       # categorize neither packet sizes
system.physmem.neitherpktsize::2                    0                       # categorize neither packet sizes
system.physmem.neitherpktsize::3                    0                       # categorize neither packet sizes
system.physmem.neitherpktsize::4                    0                       # categorize neither packet sizes
system.physmem.neitherpktsize::5                    0                       # categorize neither packet sizes
system.physmem.neitherpktsize::6                    0                       # categorize neither packet sizes
system.physmem.neitherpktsize::7                    0                       # categorize neither packet sizes
system.physmem.neitherpktsize::8                    0                       # categorize neither packet sizes
system.physmem.rdQLenPdf::0                      4251                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                      2073                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                       754                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                       273                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                        88                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                         3                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::32                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
system.physmem.totQLat                       40921923                       # Total cycles spent in queuing delays
system.physmem.totMemAccLat                 178783923                       # Sum of mem lat for all requests
system.physmem.totBusLat                     29768000                       # Total cycles spent in databus access
system.physmem.totBankLat                   108094000                       # Total cycles spent in bank access
system.physmem.avgQLat                        5498.78                       # Average queueing delay per request
system.physmem.avgBankLat                    14524.86                       # Average bank access latency per request
system.physmem.avgBusLat                      4000.00                       # Average bus latency per request
system.physmem.avgMemAccLat                  24023.64                       # Average memory access latency
system.physmem.avgRdBW                           6.16                       # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW                   6.16                       # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW                   0.00                       # Average consumed write bandwidth in MB/s
system.physmem.peakBW                        16000.00                       # Theoretical peak bandwidth in MB/s
system.physmem.busUtil                           0.04                       # Data bus utilization in percentage
system.physmem.avgRdQLen                         0.00                       # Average read queue length over time
system.physmem.avgWrQLen                         0.00                       # Average write queue length over time
system.physmem.readRowHits                       6502                       # Number of row buffer hits during reads
system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   87.37                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
system.physmem.avgGap                     10391883.63                       # Average gap between requests
system.cpu.branchPred.lookups                50254079                       # Number of BP lookups
system.cpu.branchPred.condPredicted          29238788                       # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect           1202354                       # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups             26185724                       # Number of BTB lookups
system.cpu.branchPred.BTBHits                23237791                       # Number of BTB hits
system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct             88.742213                       # BTB Hit Percentage
system.cpu.branchPred.usedRAS                 9009650                       # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect               1041                       # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits                           0                       # ITB hits
system.cpu.dtb.fetch_misses                         0                       # ITB misses
system.cpu.dtb.fetch_acv                            0                       # ITB acv
system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
system.cpu.dtb.read_hits                    101791760                       # DTB read hits
system.cpu.dtb.read_misses                      77689                       # DTB read misses
system.cpu.dtb.read_acv                         48604                       # DTB read access violations
system.cpu.dtb.read_accesses                101869449                       # DTB read accesses
system.cpu.dtb.write_hits                    78414713                       # DTB write hits
system.cpu.dtb.write_misses                      1485                       # DTB write misses
system.cpu.dtb.write_acv                            3                       # DTB write access violations
system.cpu.dtb.write_accesses                78416198                       # DTB write accesses
system.cpu.dtb.data_hits                    180206473                       # DTB hits
system.cpu.dtb.data_misses                      79174                       # DTB misses
system.cpu.dtb.data_acv                         48607                       # DTB access violations
system.cpu.dtb.data_accesses                180285647                       # DTB accesses
system.cpu.itb.fetch_hits                    50234226                       # ITB hits
system.cpu.itb.fetch_misses                       374                       # ITB misses
system.cpu.itb.fetch_acv                            0                       # ITB acv
system.cpu.itb.fetch_accesses                50234600                       # ITB accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.read_acv                             0                       # DTB read access violations
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.write_acv                            0                       # DTB write access violations
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.data_hits                            0                       # DTB hits
system.cpu.itb.data_misses                          0                       # DTB misses
system.cpu.itb.data_acv                             0                       # DTB access violations
system.cpu.itb.data_accesses                        0                       # DTB accesses
system.cpu.workload.num_syscalls                  215                       # Number of system calls
system.cpu.numCycles                        154672935                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.fetch.icacheStallCycles           51121474                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                      448760218                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                    50254079                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches           32247441                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                      78789768                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                 6120508                       # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles               19691338                       # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles                  182                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles          9175                       # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles           31                       # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines                  50234226                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes                409224                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples          154491833                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.904750                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             3.325280                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                 75702065     49.00%     49.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                  4283300      2.77%     51.77% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                  6877325      4.45%     56.22% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                  5367764      3.47%     59.70% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                 11752749      7.61%     67.31% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                  7805511      5.05%     72.36% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                  5606089      3.63%     75.99% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  1832349      1.19%     77.17% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                 35264681     22.83%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            154491833                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.324905                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        2.901349                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                 56470400                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles              15041439                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                  74166392                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles               3937938                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles                4875664                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved              9475904                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                  4278                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts              444843868                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts                 12237                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles                4875664                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                 59604786                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                 4871643                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles         401502                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                  75064420                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles               9673818                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts              440376827                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                    86                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents                  19255                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents               7994088                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands           287328410                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups             578957076                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups        306311574                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups         272645502                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps             259532329                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                 27796081                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts              36810                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts            298                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                  27798585                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads            104665260                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores            80564409                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads           8907082                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores          6393839                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                  408148309                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded                 288                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                 401749536                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued            973581                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined        32442077                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined     15221672                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved             73                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples     154491833                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         2.600458                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.995634                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0            28272588     18.30%     18.30% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1            25828142     16.72%     35.02% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2            25544882     16.53%     51.55% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3            24283906     15.72%     67.27% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4            21283015     13.78%     81.05% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5            15483551     10.02%     91.07% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6             8467826      5.48%     96.55% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7             4000243      2.59%     99.14% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8             1327680      0.86%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total       154491833                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                   34079      0.29%      0.29% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%      0.29% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      0.29% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                 57868      0.49%      0.78% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                  5831      0.05%      0.83% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                  5354      0.05%      0.87% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult              1930027     16.34%     17.21% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv               1748928     14.81%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     32.02% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                5061323     42.85%     74.87% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite               2967669     25.13%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass             33581      0.01%      0.01% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu             155748072     38.77%     38.78% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult              2126114      0.53%     39.31% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     39.31% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd            32812204      8.17%     47.47% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp             7499410      1.87%     49.34% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt             2793875      0.70%     50.03% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult           16556840      4.12%     54.16% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv             1578743      0.39%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     54.55% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            103369723     25.73%     80.28% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite            79230974     19.72%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total              401749536                       # Type of FU issued
system.cpu.iq.rate                           2.597413                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                    11811079                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.029399                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads          634008068                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes         260192564                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses    234721556                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads           336767497                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes          180447135                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses    161345688                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses              241449037                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses               172077997                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads         15060402                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads      9910773                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses       111367                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation        49045                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores      7043680                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads       260907                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked          2589                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles                4875664                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                 2512017                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                367237                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts           432932337                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts            125430                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts             104665260                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts             80564409                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts                288                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                     91                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                    94                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents          49045                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect         948042                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect       404840                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts              1352882                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts             398223090                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             101918095                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           3526446                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                      24783740                       # number of nop insts executed
system.cpu.iew.exec_refs                    180334326                       # number of memory reference insts executed
system.cpu.iew.exec_branches                 46552042                       # Number of branches executed
system.cpu.iew.exec_stores                   78416231                       # Number of stores executed
system.cpu.iew.exec_rate                     2.574614                       # Inst execution rate
system.cpu.iew.wb_sent                      396695169                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                     396067244                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                 193570018                       # num instructions producing a value
system.cpu.iew.wb_consumers                 271138332                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       2.560676                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.713916                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitSquashedInsts        34296903                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls             215                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts           1198153                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples    149616169                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     2.664582                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.996061                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0     55282421     36.95%     36.95% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1     22517619     15.05%     52.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2     13057157      8.73%     60.73% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     11465050      7.66%     68.39% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4      8178831      5.47%     73.86% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5      5460295      3.65%     77.51% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6      5171821      3.46%     80.96% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7      3274025      2.19%     83.15% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     25208950     16.85%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total    149616169                       # Number of insts commited each cycle
system.cpu.commit.committedInsts            398664583                       # Number of instructions committed
system.cpu.commit.committedOps              398664583                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      168275216                       # Number of memory references committed
system.cpu.commit.loads                      94754487                       # Number of loads committed
system.cpu.commit.membars                           0                       # Number of memory barriers committed
system.cpu.commit.branches                   44587533                       # Number of branches committed
system.cpu.commit.fp_insts                  155295106                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                 316365839                       # Number of committed integer instructions.
system.cpu.commit.function_calls              8007752                       # Number of function calls committed.
system.cpu.commit.bw_lim_events              25208950                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                    557365728                       # The number of ROB reads
system.cpu.rob.rob_writes                   870806965                       # The number of ROB writes
system.cpu.timesIdled                            3403                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                          181102                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                   375574808                       # Number of Instructions Simulated
system.cpu.committedOps                     375574808                       # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total             375574808                       # Number of Instructions Simulated
system.cpu.cpi                               0.411830                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.411830                       # CPI: Total CPI of All Threads
system.cpu.ipc                               2.428187                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         2.428187                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads                398054965                       # number of integer regfile reads
system.cpu.int_regfile_writes               170113807                       # number of integer regfile writes
system.cpu.fp_regfile_reads                 156515246                       # number of floating regfile reads
system.cpu.fp_regfile_writes                104037972                       # number of floating regfile writes
system.cpu.misc_regfile_reads                  350572                       # number of misc regfile reads
system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
system.cpu.icache.replacements                   2129                       # number of replacements
system.cpu.icache.tagsinuse               1832.082194                       # Cycle average of tags in use
system.cpu.icache.total_refs                 50228789                       # Total number of references to valid blocks.
system.cpu.icache.sampled_refs                   4056                       # Sample count of references to valid blocks.
system.cpu.icache.avg_refs               12383.823718                       # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::cpu.inst    1832.082194                       # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst      0.894571                       # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total         0.894571                       # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst     50228789                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total        50228789                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst      50228789                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total         50228789                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst     50228789                       # number of overall hits
system.cpu.icache.overall_hits::total        50228789                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst         5437                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total          5437                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst         5437                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total           5437                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst         5437                       # number of overall misses
system.cpu.icache.overall_misses::total          5437                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst    226400000                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total    226400000                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst    226400000                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total    226400000                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst    226400000                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total    226400000                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst     50234226                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total     50234226                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst     50234226                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total     50234226                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst     50234226                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total     50234226                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000108                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.000108                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.000108                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.000108                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.000108                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.000108                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 41640.610631                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 41640.610631                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 41640.610631                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 41640.610631                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 41640.610631                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 41640.610631                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs          238                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 4                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs    59.500000                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.ReadReq_mshr_hits::cpu.inst         1381                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total         1381                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst         1381                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total         1381                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst         1381                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total         1381                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst         4056                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total         4056                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst         4056                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total         4056                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst         4056                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total         4056                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    175832000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total    175832000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst    175832000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total    175832000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst    175832000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total    175832000                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000081                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000081                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000081                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.000081                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000081                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.000081                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 43351.084813                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 43351.084813                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 43351.084813                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 43351.084813                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 43351.084813                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 43351.084813                       # average overall mshr miss latency
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.l2cache.replacements                     0                       # number of replacements
system.cpu.l2cache.tagsinuse              4007.668584                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                     823                       # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs                  4847                       # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs                  0.169796                       # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::writebacks   372.532696                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.inst   2973.483231                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.data    661.652657                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks     0.011369                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst     0.090744                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data     0.020192                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::total        0.122304                       # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst          606                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data          130                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total            736                       # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks          657                       # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total          657                       # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data           60                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total           60                       # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst          606                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data          190                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total             796                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst          606                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data          190                       # number of overall hits
system.cpu.l2cache.overall_hits::total            796                       # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst         3450                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data          861                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total         4311                       # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data         3131                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total         3131                       # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.inst         3450                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data         3992                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total          7442                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst         3450                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data         3992                       # number of overall misses
system.cpu.l2cache.overall_misses::total         7442                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst    165703500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data     49209000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total    214912500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data    151131500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total    151131500                       # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst    165703500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data    200340500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total    366044000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst    165703500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data    200340500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total    366044000                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst         4056                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data          991                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total         5047                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks          657                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total          657                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data         3191                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total         3191                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst         4056                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data         4182                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total         8238                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst         4056                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data         4182                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total         8238                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.850592                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.868819                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::total     0.854171                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.981197                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total     0.981197                       # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst     0.850592                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data     0.954567                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total     0.903375                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst     0.850592                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data     0.954567                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total     0.903375                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst        48030                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 57153.310105                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::total 49852.122477                       # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 48269.402747                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 48269.402747                       # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst        48030                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 50185.495992                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 49186.240258                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst        48030                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 50185.495992                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 49186.240258                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         3450                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data          861                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::total         4311                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data         3131                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total         3131                       # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst         3450                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data         3992                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total         7442                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst         3450                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data         3992                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total         7442                       # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    122247748                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data     38514499                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total    160762247                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data    112485998                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total    112485998                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    122247748                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data    151000497                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total    273248245                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    122247748                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data    151000497                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total    273248245                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.850592                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.868819                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.854171                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.981197                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.981197                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.850592                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.954567                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total     0.903375                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.850592                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.954567                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total     0.903375                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 35434.129855                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 44732.286876                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 37291.173046                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 35926.540402                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 35926.540402                       # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 35434.129855                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 37825.775802                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 36717.044477                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 35434.129855                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 37825.775802                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 36717.044477                       # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.dcache.replacements                    780                       # number of replacements
system.cpu.dcache.tagsinuse               3297.205890                       # Cycle average of tags in use
system.cpu.dcache.total_refs                159967351                       # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs                   4182                       # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs               38251.399091                       # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data    3297.205890                       # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data      0.804982                       # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total         0.804982                       # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data     86466482                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total        86466482                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data     73500862                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total       73500862                       # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data            7                       # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total            7                       # number of LoadLockedReq hits
system.cpu.dcache.demand_hits::cpu.data     159967344                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total        159967344                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data    159967344                       # number of overall hits
system.cpu.dcache.overall_hits::total       159967344                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data         1810                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total          1810                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data        19867                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total        19867                       # number of WriteReq misses
system.cpu.dcache.demand_misses::cpu.data        21677                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total          21677                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data        21677                       # number of overall misses
system.cpu.dcache.overall_misses::total         21677                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data     83400000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total     83400000                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data    721598130                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total    721598130                       # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data    804998130                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total    804998130                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data    804998130                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total    804998130                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data     86468292                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total     86468292                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data     73520729                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total     73520729                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data            7                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total            7                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data    159989021                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total    159989021                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data    159989021                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total    159989021                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.000021                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.000021                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.000270                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.000270                       # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.000135                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.000135                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.000135                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.000135                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 46077.348066                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 46077.348066                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 36321.444103                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 36321.444103                       # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 37136.048807                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 37136.048807                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 37136.048807                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 37136.048807                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs        23923                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs               631                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs    37.912837                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks::writebacks          657                       # number of writebacks
system.cpu.dcache.writebacks::total               657                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data          819                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total          819                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data        16676                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total        16676                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data        17495                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total        17495                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data        17495                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total        17495                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data          991                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total          991                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data         3191                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total         3191                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data         4182                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total         4182                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data         4182                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total         4182                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data     51550500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total     51550500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data    155023000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total    155023000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data    206573500                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total    206573500                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data    206573500                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total    206573500                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.000011                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.000011                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.000043                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.000043                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.000026                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.000026                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.000026                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.000026                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 52018.668012                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 52018.668012                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 48581.322469                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 48581.322469                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 49395.863223                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 49395.863223                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 49395.863223                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 49395.863223                       # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate

---------- End Simulation Statistics   ----------