blob: c7cbab894c2603e1be897da6844d9be842df1dc0 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
|
---------- Begin Simulation Statistics ----------
sim_seconds 0.080279 # Number of seconds simulated
sim_ticks 80278875500 # Number of ticks simulated
final_tick 80278875500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
host_inst_rate 279986 # Simulator instruction rate (inst/s)
host_op_rate 279986 # Simulator op (including micro ops) rate (op/s)
host_tick_rate 59846889 # Simulator tick rate (ticks/s)
host_mem_usage 226092 # Number of bytes of host memory used
host_seconds 1341.40 # Real time elapsed on the host
sim_insts 375574808 # Number of instructions simulated
sim_ops 375574808 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 222592 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 255296 # Number of bytes read from this memory
system.physmem.bytes_read::total 477888 # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst 222592 # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total 222592 # Number of instructions bytes read from this memory
system.physmem.num_reads::cpu.inst 3478 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 3989 # Number of read requests responded to by this memory
system.physmem.num_reads::total 7467 # Number of read requests responded to by this memory
system.physmem.bw_read::cpu.inst 2772734 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data 3180114 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total 5952849 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst 2772734 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total 2772734 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_total::cpu.inst 2772734 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 3180114 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 5952849 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
system.cpu.dtb.read_hits 103395556 # DTB read hits
system.cpu.dtb.read_misses 88623 # DTB read misses
system.cpu.dtb.read_acv 48603 # DTB read access violations
system.cpu.dtb.read_accesses 103484179 # DTB read accesses
system.cpu.dtb.write_hits 78997481 # DTB write hits
system.cpu.dtb.write_misses 1612 # DTB write misses
system.cpu.dtb.write_acv 4 # DTB write access violations
system.cpu.dtb.write_accesses 78999093 # DTB write accesses
system.cpu.dtb.data_hits 182393037 # DTB hits
system.cpu.dtb.data_misses 90235 # DTB misses
system.cpu.dtb.data_acv 48607 # DTB access violations
system.cpu.dtb.data_accesses 182483272 # DTB accesses
system.cpu.itb.fetch_hits 52516361 # ITB hits
system.cpu.itb.fetch_misses 462 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
system.cpu.itb.fetch_accesses 52516823 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.itb.write_acv 0 # DTB write access violations
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.data_hits 0 # DTB hits
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 215 # Number of system calls
system.cpu.numCycles 160557753 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 52050833 # Number of BP lookups
system.cpu.BPredUnit.condPredicted 30287644 # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect 1599078 # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups 29208422 # Number of BTB lookups
system.cpu.BPredUnit.BTBHits 24276895 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 9365187 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 1064 # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles 53558689 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 462299559 # Number of instructions fetch has processed
system.cpu.fetch.Branches 52050833 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 33642082 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 81488062 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 7763373 # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles 19255908 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 182 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 8203 # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines 52516361 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 627395 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples 160436815 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.881505 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.314292 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0 78948753 49.21% 49.21% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 4374209 2.73% 51.94% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 7277181 4.54% 56.47% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 5613096 3.50% 59.97% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4 12419261 7.74% 67.71% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 8092340 5.04% 72.75% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6 5700245 3.55% 76.31% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7 1902354 1.19% 77.49% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8 36109376 22.51% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 160436815 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.324188 # Number of branch fetches per cycle
system.cpu.fetch.rate 2.879335 # Number of inst fetches per cycle
system.cpu.decode.IdleCycles 59087459 # Number of cycles decode is idle
system.cpu.decode.BlockedCycles 14718957 # Number of cycles decode is blocked
system.cpu.decode.RunCycles 76680946 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 3827925 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 6121528 # Number of cycles decode is squashing
system.cpu.decode.BranchResolved 9736129 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 4314 # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts 456834278 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 12214 # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles 6121528 # Number of cycles rename is squashing
system.cpu.rename.IdleCycles 62371527 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 4787903 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 394179 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 77332259 # Number of cycles rename is running
system.cpu.rename.UnblockCycles 9429419 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 451139499 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 10 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 22898 # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents 7804449 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands 294872724 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 593300368 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 314087845 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 279212523 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 259532329 # Number of HB maps that are committed
system.cpu.rename.UndoneMaps 35340395 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 38267 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 351 # count of temporary serializing insts renamed
system.cpu.rename.skidInsts 27285549 # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads 106973750 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 81779740 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 8912420 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 6388901 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 416336746 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 335 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued 407746724 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 1079648 # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined 40502587 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 19766308 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 120 # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples 160436815 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 2.541479 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 2.007779 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0 32040952 19.97% 19.97% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1 26498917 16.52% 36.49% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2 25974021 16.19% 52.68% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 24801870 15.46% 68.14% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4 21558468 13.44% 81.57% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 15451278 9.63% 91.20% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 8686999 5.41% 96.62% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 4112581 2.56% 99.18% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 1311729 0.82% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total 160436815 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 35223 0.30% 0.30% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 0.30% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 0.30% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 74176 0.62% 0.92% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 4373 0.04% 0.96% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt 3034 0.03% 0.98% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult 1856115 15.64% 16.62% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv 1782113 15.01% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 31.63% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead 5098643 42.95% 74.58% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 3017744 25.42% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 33581 0.01% 0.01% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu 158007223 38.75% 38.76% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 2126531 0.52% 39.28% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 39.28% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 33463416 8.21% 47.49% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 7846184 1.92% 49.41% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 2836368 0.70% 50.11% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 16562414 4.06% 54.17% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 1592681 0.39% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 54.56% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead 105279650 25.82% 80.38% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 79998676 19.62% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 407746724 # Type of FU issued
system.cpu.iq.rate 2.539564 # Inst issue rate
system.cpu.iq.fu_busy_cnt 11871421 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.029115 # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads 647615644 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 269617595 # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses 237690414 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 341265688 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 187272317 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 162935841 # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses 245304560 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 174280004 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 14820631 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads 12219263 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 125114 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 50286 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 8259011 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 260829 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 6121528 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 2498871 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 366274 # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts 441262786 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 203691 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts 106973750 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 81779740 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 335 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 126 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 17 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 50286 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 1245920 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 565907 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 1811827 # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts 403241961 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 103532839 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 4504763 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 24925705 # number of nop insts executed
system.cpu.iew.exec_refs 182531964 # number of memory reference insts executed
system.cpu.iew.exec_branches 47208062 # Number of branches executed
system.cpu.iew.exec_stores 78999125 # Number of stores executed
system.cpu.iew.exec_rate 2.511507 # Inst execution rate
system.cpu.iew.wb_sent 401471936 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 400626255 # cumulative count of insts written-back
system.cpu.iew.wb_producers 195236823 # num instructions producing a value
system.cpu.iew.wb_consumers 273330928 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 2.495216 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.714287 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 398664583 # The number of committed instructions
system.cpu.commit.commitCommittedOps 398664583 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 42637745 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 215 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 1594835 # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples 154315287 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 2.583442 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 2.967476 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0 58825621 38.12% 38.12% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1 23339762 15.12% 53.25% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2 13270606 8.60% 61.84% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 11657566 7.55% 69.40% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4 8455456 5.48% 74.88% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5 5496217 3.56% 78.44% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 5141868 3.33% 81.77% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 3368734 2.18% 83.96% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 24759457 16.04% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 154315287 # Number of insts commited each cycle
system.cpu.commit.committedInsts 398664583 # Number of instructions committed
system.cpu.commit.committedOps 398664583 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 168275216 # Number of memory references committed
system.cpu.commit.loads 94754487 # Number of loads committed
system.cpu.commit.membars 0 # Number of memory barriers committed
system.cpu.commit.branches 44587533 # Number of branches committed
system.cpu.commit.fp_insts 155295106 # Number of committed floating point instructions.
system.cpu.commit.int_insts 316365839 # Number of committed integer instructions.
system.cpu.commit.function_calls 8007752 # Number of function calls committed.
system.cpu.commit.bw_lim_events 24759457 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
system.cpu.rob.rob_reads 570855181 # The number of ROB reads
system.cpu.rob.rob_writes 888739971 # The number of ROB writes
system.cpu.timesIdled 2694 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 120938 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 375574808 # Number of Instructions Simulated
system.cpu.committedOps 375574808 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 375574808 # Number of Instructions Simulated
system.cpu.cpi 0.427499 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.427499 # CPI: Total CPI of All Threads
system.cpu.ipc 2.339188 # IPC: Instructions Per Cycle
system.cpu.ipc_total 2.339188 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 402766119 # number of integer regfile reads
system.cpu.int_regfile_writes 172550874 # number of integer regfile writes
system.cpu.fp_regfile_reads 158333530 # number of floating regfile reads
system.cpu.fp_regfile_writes 105213831 # number of floating regfile writes
system.cpu.misc_regfile_reads 350572 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 2221 # number of replacements
system.cpu.icache.tagsinuse 1836.833971 # Cycle average of tags in use
system.cpu.icache.total_refs 52510942 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 4151 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 12650.190797 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::cpu.inst 1836.833971 # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst 0.896892 # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total 0.896892 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst 52510942 # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total 52510942 # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst 52510942 # number of demand (read+write) hits
system.cpu.icache.demand_hits::total 52510942 # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst 52510942 # number of overall hits
system.cpu.icache.overall_hits::total 52510942 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 5419 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 5419 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 5419 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 5419 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 5419 # number of overall misses
system.cpu.icache.overall_misses::total 5419 # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst 170335500 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total 170335500 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst 170335500 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total 170335500 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst 170335500 # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total 170335500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 52516361 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 52516361 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 52516361 # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total 52516361 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst 52516361 # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total 52516361 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000103 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000103 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000103 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000103 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000103 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000103 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 31433.013471 # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 31433.013471 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 31433.013471 # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 31433.013471 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 31433.013471 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 31433.013471 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1268 # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total 1268 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst 1268 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total 1268 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst 1268 # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total 1268 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4151 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 4151 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 4151 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 4151 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 4151 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 4151 # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 125070500 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total 125070500 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 125070500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total 125070500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 125070500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total 125070500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000079 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000079 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000079 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 30130.209588 # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 30130.209588 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 30130.209588 # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 30130.209588 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 30130.209588 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 30130.209588 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 783 # number of replacements
system.cpu.dcache.tagsinuse 3297.903545 # Cycle average of tags in use
system.cpu.dcache.total_refs 161813696 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 4184 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 38674.401530 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data 3297.903545 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.805152 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.805152 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 88312425 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 88312425 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 73501253 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 73501253 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 18 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 18 # number of LoadLockedReq hits
system.cpu.dcache.demand_hits::cpu.data 161813678 # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total 161813678 # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data 161813678 # number of overall hits
system.cpu.dcache.overall_hits::total 161813678 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 1653 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 1653 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 19476 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 19476 # number of WriteReq misses
system.cpu.dcache.demand_misses::cpu.data 21129 # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total 21129 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 21129 # number of overall misses
system.cpu.dcache.overall_misses::total 21129 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data 55208500 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total 55208500 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data 570020000 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total 570020000 # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data 625228500 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total 625228500 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data 625228500 # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total 625228500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 88314078 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 88314078 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 73520729 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 73520729 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 18 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 18 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data 161834807 # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total 161834807 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data 161834807 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total 161834807 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000019 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000019 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000265 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.000265 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.000131 # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total 0.000131 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000131 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000131 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 33398.971567 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 33398.971567 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29267.816800 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 29267.816800 # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 29591.012353 # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 29591.012353 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 29591.012353 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 29591.012353 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 661 # number of writebacks
system.cpu.dcache.writebacks::total 661 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 664 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 664 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16281 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 16281 # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data 16945 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total 16945 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data 16945 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total 16945 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 989 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 989 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 3195 # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total 3195 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data 4184 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total 4184 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 4184 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 4184 # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 31319000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total 31319000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 113198500 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total 113198500 # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 144517500 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total 144517500 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 144517500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total 144517500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000011 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000011 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000043 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000043 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000026 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.000026 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000026 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000026 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 31667.340748 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 31667.340748 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35429.890454 # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 35429.890454 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34540.511472 # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 34540.511472 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34540.511472 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 34540.511472 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
system.cpu.l2cache.tagsinuse 4030.550390 # Cycle average of tags in use
system.cpu.l2cache.total_refs 892 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 4871 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0.183125 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::writebacks 372.758053 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.inst 2998.208675 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.data 659.583662 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.011376 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst 0.091498 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.020129 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::total 0.123003 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 673 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 131 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 804 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 661 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 661 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 64 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 64 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst 673 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 195 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 868 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 673 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 195 # number of overall hits
system.cpu.l2cache.overall_hits::total 868 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 3478 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 858 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total 4336 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 3131 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 3131 # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.inst 3478 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 3989 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 7467 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 3478 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 3989 # number of overall misses
system.cpu.l2cache.overall_misses::total 7467 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 119555000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 29668000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total 149223000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 108422000 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total 108422000 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst 119555000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data 138090000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total 257645000 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst 119555000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data 138090000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total 257645000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 4151 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 989 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 5140 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 661 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 661 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 3195 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 3195 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst 4151 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 4184 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total 8335 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst 4151 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 4184 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total 8335 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.837870 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.867543 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::total 0.843580 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.979969 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.979969 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.837870 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.953394 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total 0.895861 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.837870 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.953394 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.895861 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34374.640598 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34578.088578 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::total 34414.898524 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34628.553178 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34628.553178 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34374.640598 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34617.698671 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 34504.486407 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34374.640598 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34617.698671 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 34504.486407 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3478 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 858 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::total 4336 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3131 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 3131 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst 3478 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 3989 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 7467 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 3478 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 3989 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 7467 # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 108320000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 26958500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total 135278500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 98537000 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 98537000 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 108320000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 125495500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total 233815500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 108320000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 125495500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total 233815500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.837870 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.867543 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.843580 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.979969 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.979969 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.837870 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.953394 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total 0.895861 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.837870 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.953394 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.895861 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31144.335825 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31420.163170 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31198.916052 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31471.414883 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31471.414883 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31144.335825 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31460.391075 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31313.177983 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31144.335825 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31460.391075 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31313.177983 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
|