summaryrefslogtreecommitdiff
path: root/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
blob: 8f8bc9d4dbc8721c8794f5b791f8bbb7b244fc8d (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.339013                       # Number of seconds simulated
sim_ticks                                339012932000                       # Number of ticks simulated
final_tick                               339012932000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 218277                       # Simulator instruction rate (inst/s)
host_op_rate                                   268728                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                              115505586                       # Simulator tick rate (ticks/s)
host_mem_usage                                 277356                       # Number of bytes of host memory used
host_seconds                                  2935.04                       # Real time elapsed on the host
sim_insts                                   640649299                       # Number of instructions simulated
sim_ops                                     788724958                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.physmem.bytes_read::cpu.inst            269632                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data          48043328                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.l2cache.prefetcher     12965504                       # Number of bytes read from this memory
system.physmem.bytes_read::total             61278464                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst       269632                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total          269632                       # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks      4245696                       # Number of bytes written to this memory
system.physmem.bytes_written::total           4245696                       # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst               4213                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data             750677                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.l2cache.prefetcher       202586                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                957476                       # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks           66339                       # Number of write requests responded to by this memory
system.physmem.num_writes::total                66339                       # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst               795344                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data            141715325                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.l2cache.prefetcher     38244866                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total               180755535                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst          795344                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total             795344                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks          12523699                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::total               12523699                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total::writebacks          12523699                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst              795344                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data           141715325                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.l2cache.prefetcher     38244866                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total              193279235                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                        957477                       # Number of read requests accepted
system.physmem.writeReqs                        66339                       # Number of write requests accepted
system.physmem.readBursts                      957477                       # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts                      66339                       # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM                 61258752                       # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ                     19776                       # Total number of bytes read from write queue
system.physmem.bytesWritten                   4240576                       # Total number of bytes written to DRAM
system.physmem.bytesReadSys                  61278528                       # Total read bytes from the system interface side
system.physmem.bytesWrittenSys                4245696                       # Total written bytes from the system interface side
system.physmem.servicedByWrQ                      309                       # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts                      54                       # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0               19910                       # Per bank write bursts
system.physmem.perBankRdBursts::1               19533                       # Per bank write bursts
system.physmem.perBankRdBursts::2              657271                       # Per bank write bursts
system.physmem.perBankRdBursts::3               20982                       # Per bank write bursts
system.physmem.perBankRdBursts::4               19710                       # Per bank write bursts
system.physmem.perBankRdBursts::5               21143                       # Per bank write bursts
system.physmem.perBankRdBursts::6               19634                       # Per bank write bursts
system.physmem.perBankRdBursts::7               20055                       # Per bank write bursts
system.physmem.perBankRdBursts::8               19495                       # Per bank write bursts
system.physmem.perBankRdBursts::9               20079                       # Per bank write bursts
system.physmem.perBankRdBursts::10              19428                       # Per bank write bursts
system.physmem.perBankRdBursts::11              19728                       # Per bank write bursts
system.physmem.perBankRdBursts::12              19649                       # Per bank write bursts
system.physmem.perBankRdBursts::13              21208                       # Per bank write bursts
system.physmem.perBankRdBursts::14              19490                       # Per bank write bursts
system.physmem.perBankRdBursts::15              19853                       # Per bank write bursts
system.physmem.perBankWrBursts::0                4286                       # Per bank write bursts
system.physmem.perBankWrBursts::1                4105                       # Per bank write bursts
system.physmem.perBankWrBursts::2                4145                       # Per bank write bursts
system.physmem.perBankWrBursts::3                4153                       # Per bank write bursts
system.physmem.perBankWrBursts::4                4249                       # Per bank write bursts
system.physmem.perBankWrBursts::5                4230                       # Per bank write bursts
system.physmem.perBankWrBursts::6                4173                       # Per bank write bursts
system.physmem.perBankWrBursts::7                4096                       # Per bank write bursts
system.physmem.perBankWrBursts::8                4096                       # Per bank write bursts
system.physmem.perBankWrBursts::9                4096                       # Per bank write bursts
system.physmem.perBankWrBursts::10               4094                       # Per bank write bursts
system.physmem.perBankWrBursts::11               4097                       # Per bank write bursts
system.physmem.perBankWrBursts::12               4098                       # Per bank write bursts
system.physmem.perBankWrBursts::13               4096                       # Per bank write bursts
system.physmem.perBankWrBursts::14               4096                       # Per bank write bursts
system.physmem.perBankWrBursts::15               4149                       # Per bank write bursts
system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
system.physmem.totGap                    339012921500                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
system.physmem.readPktSize::6                  957477                       # Read request sizes (log2)
system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
system.physmem.writePktSize::6                  66339                       # Write request sizes (log2)
system.physmem.rdQLenPdf::0                    764538                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                    120546                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                     15621                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                      6697                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                      6433                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                      7720                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                      9109                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                     10145                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                      6841                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                      3643                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                     2525                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                     1571                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                     1107                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                      672                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                      537                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                      585                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                      883                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                     1456                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                     2089                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                     2622                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                     3068                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                     3545                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                     4065                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                     4483                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                     4939                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                     5348                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                     5856                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                     6147                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                     6120                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                     4797                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                     4234                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                     4114                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33                      212                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34                      172                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35                      131                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36                       91                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37                       81                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38                       74                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39                       72                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40                       66                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41                       67                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42                       62                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43                       52                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44                       46                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45                       41                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46                       43                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47                       37                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48                       32                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49                       28                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50                       22                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51                       16                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52                       13                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53                       12                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54                        7                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55                        3                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples       195212                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean      335.517735                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean     192.597798                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev     355.506182                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127          64341     32.96%     32.96% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255        60661     31.07%     64.03% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383        15753      8.07%     72.10% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511         3211      1.64%     73.75% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639         3578      1.83%     75.58% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767         2458      1.26%     76.84% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895         2478      1.27%     78.11% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023        34211     17.53%     95.64% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151         8521      4.36%    100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total         195212                       # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples          3994                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::mean       204.692539                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::gmean       35.349556                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::stdev     2360.542955                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::0-4095           3971     99.42%     99.42% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::4096-8191           10      0.25%     99.67% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::8192-12287            5      0.13%     99.80% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::12288-16383            1      0.03%     99.82% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::16384-20479            1      0.03%     99.85% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::24576-28671            1      0.03%     99.87% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::28672-32767            1      0.03%     99.90% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::36864-40959            1      0.03%     99.92% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::45056-49151            1      0.03%     99.95% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::69632-73727            1      0.03%     99.97% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::98304-102399            1      0.03%    100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total            3994                       # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples          3994                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::mean        16.589634                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::gmean       16.506417                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::stdev        1.926291                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::16               3368     84.33%     84.33% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::17                 17      0.43%     84.75% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::18                396      9.91%     94.67% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::19                 46      1.15%     95.82% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::20                 24      0.60%     96.42% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::21                 17      0.43%     96.85% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::22                 21      0.53%     97.37% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::23                 18      0.45%     97.82% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::24                 15      0.38%     98.20% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::25                 17      0.43%     98.62% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::26                 13      0.33%     98.95% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::27                 10      0.25%     99.20% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::28                  7      0.18%     99.37% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::29                  8      0.20%     99.57% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::30                  8      0.20%     99.77% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::32                  4      0.10%     99.87% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::33                  1      0.03%     99.90% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::34                  1      0.03%     99.92% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::35                  1      0.03%     99.95% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::37                  1      0.03%     99.97% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::39                  1      0.03%    100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total            3994                       # Writes before turning the bus around for reads
system.physmem.totQLat                    27473404757                       # Total ticks spent queuing
system.physmem.totMemAccLat               45420304757                       # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat                   4785840000                       # Total ticks spent in databus transfers
system.physmem.avgQLat                       28702.80                       # Average queueing delay per DRAM burst
system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
system.physmem.avgMemAccLat                  47452.80                       # Average memory access latency per DRAM burst
system.physmem.avgRdBW                         180.70                       # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW                          12.51                       # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys                      180.76                       # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys                       12.52                       # Average system write bandwidth in MiByte/s
system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil                           1.51                       # Data bus utilization in percentage
system.physmem.busUtilRead                       1.41                       # Data bus utilization in percentage for reads
system.physmem.busUtilWrite                      0.10                       # Data bus utilization in percentage for writes
system.physmem.avgRdQLen                         1.09                       # Average read queue length when enqueuing
system.physmem.avgWrQLen                        24.53                       # Average write queue length when enqueuing
system.physmem.readRowHits                     805066                       # Number of row buffer hits during reads
system.physmem.writeRowHits                     23137                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   84.11                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                  34.91                       # Row buffer hit rate for writes
system.physmem.avgGap                       331126.81                       # Average gap between requests
system.physmem.pageHitRate                      80.92                       # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy                  894020820                       # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy                  475164360                       # Energy for precharge commands per rank (pJ)
system.physmem_0.readEnergy                5699412180                       # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy                174541140                       # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy           27331811520.000008                       # Energy for refresh commands per rank (pJ)
system.physmem_0.actBackEnergy            14462317590                       # Energy for active background per rank (pJ)
system.physmem_0.preBackEnergy              674820000                       # Energy for precharge background per rank (pJ)
system.physmem_0.actPowerDownEnergy      138340924320                       # Energy for active power-down per rank (pJ)
system.physmem_0.prePowerDownEnergy         704060640                       # Energy for precharge power-down per rank (pJ)
system.physmem_0.selfRefreshEnergy       673701120.000000                       # Energy for self refresh per rank (pJ)
system.physmem_0.totalEnergy             189477322380                       # Total energy per rank (pJ)
system.physmem_0.averagePower              558.908824                       # Core power per rank (mW)
system.physmem_0.totalIdleTime           305437641889                       # Total Idle time Per DRAM Rank
system.physmem_0.memoryStateTime::IDLE      528629764                       # Time in different power states
system.physmem_0.memoryStateTime::REF     11569144000                       # Time in different power states
system.physmem_0.memoryStateTime::SREF      223118500                       # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN   1833570381                       # Time in different power states
system.physmem_0.memoryStateTime::ACT     21477516347                       # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 303380953008                       # Time in different power states
system.physmem_1.actEnergy                  499878540                       # Energy for activate commands per rank (pJ)
system.physmem_1.preEnergy                  265665180                       # Energy for precharge commands per rank (pJ)
system.physmem_1.readEnergy                1134760200                       # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy                171330840                       # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy           25420895760.000004                       # Energy for refresh commands per rank (pJ)
system.physmem_1.actBackEnergy             7011060990                       # Energy for active background per rank (pJ)
system.physmem_1.preBackEnergy             1362065280                       # Energy for precharge background per rank (pJ)
system.physmem_1.actPowerDownEnergy       70491607590                       # Energy for active power-down per rank (pJ)
system.physmem_1.prePowerDownEnergy       31027049280                       # Energy for precharge power-down per rank (pJ)
system.physmem_1.selfRefreshEnergy        25487678070                       # Energy for self refresh per rank (pJ)
system.physmem_1.totalEnergy             162872491950                       # Total energy per rank (pJ)
system.physmem_1.averagePower              480.431501                       # Core power per rank (mW)
system.physmem_1.totalIdleTime           320089357075                       # Total Idle time Per DRAM Rank
system.physmem_1.memoryStateTime::IDLE     2604072271                       # Time in different power states
system.physmem_1.memoryStateTime::REF     10809446000                       # Time in different power states
system.physmem_1.memoryStateTime::SREF    84703185250                       # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN  80799625521                       # Time in different power states
system.physmem_1.memoryStateTime::ACT      5510033904                       # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 154586569054                       # Time in different power states
system.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.branchPred.lookups               174656775                       # Number of BP lookups
system.cpu.branchPred.condPredicted         119110803                       # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect           4015685                       # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups             96721345                       # Number of BTB lookups
system.cpu.branchPred.BTBHits                67754534                       # Number of BTB hits
system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct             70.051274                       # BTB Hit Percentage
system.cpu.branchPred.usedRAS                18785121                       # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect            1299599                       # Number of incorrect RAS predictions.
system.cpu.branchPred.indirectLookups        16716580                       # Number of indirect predictor lookups.
system.cpu.branchPred.indirectHits           16702336                       # Number of indirect target hits.
system.cpu.branchPred.indirectMisses            14244                       # Number of indirect misses.
system.cpu.branchPredindirectMispredicted      1279516                       # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.dstage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
system.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.dtb.walker.walks                         0                       # Table walker walks requested
system.cpu.dtb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.istage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
system.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
system.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
system.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
system.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
system.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
system.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
system.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
system.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
system.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
system.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
system.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
system.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
system.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
system.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
system.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
system.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
system.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.itb.walker.walks                         0                       # Table walker walks requested
system.cpu.itb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
system.cpu.itb.inst_hits                            0                       # ITB inst hits
system.cpu.itb.inst_misses                          0                       # ITB inst misses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.workload.num_syscalls                  673                       # Number of system calls
system.cpu.pwrStateResidencyTicks::ON    339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.numCycles                        678025865                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.fetch.icacheStallCycles           34354212                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                      824273790                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                   174656775                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches          103241991                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     639159762                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                 8068079                       # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles                 2457                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles            17                       # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles         3206                       # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines                 247740942                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes                 12520                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples          677553693                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              1.500365                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             1.263651                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                215486043     31.80%     31.80% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                148340760     21.89%     53.70% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 72943473     10.77%     64.46% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                240783417     35.54%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                3                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            677553693                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.257596                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        1.215697                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                 75112537                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles             258679606                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 277758053                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles              61982472                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles                4021025                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved             20810112                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                 13117                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts              924576668                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts              11804380                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles                4021025                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                118056358                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles               157938220                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles         213059                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 294555904                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles             102769127                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts              906541450                       # Number of instructions processed by rename
system.cpu.rename.SquashedInsts               6890856                       # Number of squashed instructions processed by rename
system.cpu.rename.ROBFullEvents              27990855                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents                2220094                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LQFullEvents               49338949                       # Number of times rename has blocked due to LQ full
system.cpu.rename.SQFullEvents                 500517                       # Number of times rename has blocked due to SQ full
system.cpu.rename.RenamedOperands           980921468                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups            4318014727                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups       1001837715                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups          34457090                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps             874778230                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                106143238                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts               6855                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts           6838                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                 138815476                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads            271882151                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores           160587217                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads           6164479                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         12153288                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                  899827421                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded               12582                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                 860030622                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued           9216880                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined       111115045                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined    244388609                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved            428                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples     677553693                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.269317                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.101593                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0           214894884     31.72%     31.72% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1           182407403     26.92%     58.64% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2           175555467     25.91%     84.55% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3            92273782     13.62%     98.17% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4            12419846      1.83%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5                2311      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6                   0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7                   0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8                   0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            5                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total       677553693                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                66603323     23.99%     23.99% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                  18142      0.01%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMultAcc                 0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMisc                    0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     24.00% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt            636889      0.23%     24.23% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     24.23% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     24.23% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     24.23% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     24.23% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     24.23% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead              133475448     48.09%     72.32% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite              66440411     23.94%     96.25% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemRead           5100435      1.84%     98.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemWrite          5300037      1.91%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu             413090046     48.03%     48.03% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult              5187659      0.60%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMultAcc               0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMisc                  0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     48.64% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd          637528      0.07%     48.71% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     48.71% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp         3187674      0.37%     49.08% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt         2550149      0.30%     49.38% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     49.38% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc       11478193      1.33%     50.71% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     50.71% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     50.71% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     50.71% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            259646740     30.19%     80.90% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite           153401509     17.84%     98.74% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemRead         7019167      0.82%     99.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemWrite        3831957      0.45%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total              860030622                       # Type of FU issued
system.cpu.iq.rate                           1.268433                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                   277574685                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.322750                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         2622330507                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes         980332291                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses    820083655                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads            62075995                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes           30641581                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses     24878671                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses             1101050958                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                36554349                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads         13986301                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads     19641213                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses          120                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation        18827                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores     31606721                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads      1918912                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked         17820                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles                4021025                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                10591534                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                  6199                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts           899849877                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts                 0                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts             271882151                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts            160587217                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts               6842                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                    967                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                  3331                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents          18827                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect        3295145                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect      3289956                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts              6585101                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts             850175089                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             263374398                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           9855533                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                          9874                       # number of nop insts executed
system.cpu.iew.exec_refs                    416064413                       # number of memory reference insts executed
system.cpu.iew.exec_branches                143381564                       # Number of branches executed
system.cpu.iew.exec_stores                  152690015                       # Number of stores executed
system.cpu.iew.exec_rate                     1.253898                       # Inst execution rate
system.cpu.iew.wb_sent                      846298256                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                     844962326                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                 487342605                       # num instructions producing a value
system.cpu.iew.wb_consumers                 808106527                       # num instructions consuming a value
system.cpu.iew.wb_rate                       1.246210                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.603067                       # average fanout of values written-back
system.cpu.commit.commitSquashedInsts       103169288                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls           12154                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts           4002671                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples    662973012                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.189687                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.047483                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    372633677     56.21%     56.21% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1    137240232     20.70%     76.91% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2     51341106      7.74%     84.65% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     28220443      4.26%     88.91% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4     14381462      2.17%     91.08% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5     14774618      2.23%     93.31% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6      7871678      1.19%     94.49% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7      6561077      0.99%     95.48% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     29948719      4.52%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total    662973012                       # Number of insts commited each cycle
system.cpu.commit.committedInsts            640654411                       # Number of instructions committed
system.cpu.commit.committedOps              788730070                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      381221434                       # Number of memory references committed
system.cpu.commit.loads                     252240938                       # Number of loads committed
system.cpu.commit.membars                        5740                       # Number of memory barriers committed
system.cpu.commit.branches                  137364860                       # Number of branches committed
system.cpu.commit.fp_insts                   24239771                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                 682251399                       # Number of committed integer instructions.
system.cpu.commit.function_calls             19275340                       # Number of function calls committed.
system.cpu.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
system.cpu.commit.op_class_0::IntAlu        385756794     48.91%     48.91% # Class of committed instruction
system.cpu.commit.op_class_0::IntMult         5173441      0.66%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::IntDiv                0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::FloatAdd              0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCmp              0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCvt              0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMult             0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMultAcc            0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::FloatDiv              0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMisc             0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAdd               0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAlu               0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCmp               0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCvt               0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMisc              0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMult              0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShift             0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     49.56% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAdd       637528      0.08%     49.65% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     49.65% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCmp      3187668      0.40%     50.05% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCvt      2550131      0.32%     50.37% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     50.37% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMisc     10203074      1.29%     51.67% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     51.67% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     51.67% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     51.67% # Class of committed instruction
system.cpu.commit.op_class_0::MemRead       245222568     31.09%     82.76% # Class of committed instruction
system.cpu.commit.op_class_0::MemWrite      125149822     15.87%     98.62% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemRead      7018370      0.89%     99.51% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemWrite      3830674      0.49%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total         788730070                       # Class of committed instruction
system.cpu.commit.bw_lim_events              29948719                       # number cycles where commit BW limit reached
system.cpu.rob.rob_reads                   1524914900                       # The number of ROB reads
system.cpu.rob.rob_writes                  1798382781                       # The number of ROB writes
system.cpu.timesIdled                           10519                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                          472172                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                   640649299                       # Number of Instructions Simulated
system.cpu.committedOps                     788724958                       # Number of Ops (including micro ops) Simulated
system.cpu.cpi                               1.058342                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         1.058342                       # CPI: Total CPI of All Threads
system.cpu.ipc                               0.944874                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         0.944874                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads                868463326                       # number of integer regfile reads
system.cpu.int_regfile_writes               500698648                       # number of integer regfile writes
system.cpu.fp_regfile_reads                  30616063                       # number of floating regfile reads
system.cpu.fp_regfile_writes                 22959490                       # number of floating regfile writes
system.cpu.cc_regfile_reads                3322389826                       # number of cc regfile reads
system.cpu.cc_regfile_writes                369207773                       # number of cc regfile writes
system.cpu.misc_regfile_reads               606833337                       # number of misc regfile reads
system.cpu.misc_regfile_writes                6386808                       # number of misc regfile writes
system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.tags.replacements           2756453                       # number of replacements
system.cpu.dcache.tags.tagsinuse           511.911144                       # Cycle average of tags in use
system.cpu.dcache.tags.total_refs           371050846                       # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs           2756965                       # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs            134.586709                       # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle         285699000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data   511.911144                       # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data     0.999826                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total     0.999826                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0           38                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1          245                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2          173                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::4           56                       # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses         751747893                       # Number of tag accesses
system.cpu.dcache.tags.data_accesses        751747893                       # Number of data accesses
system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.ReadReq_hits::cpu.data    243127355                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total       243127355                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data    127907428                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total      127907428                       # number of WriteReq hits
system.cpu.dcache.SoftPFReq_hits::cpu.data         3157                       # number of SoftPFReq hits
system.cpu.dcache.SoftPFReq_hits::total          3157                       # number of SoftPFReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data         5739                       # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total         5739                       # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data         5739                       # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total         5739                       # number of StoreCondReq hits
system.cpu.dcache.demand_hits::cpu.data     371034783                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total        371034783                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data    371037940                       # number of overall hits
system.cpu.dcache.overall_hits::total       371037940                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data      2401348                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total       2401348                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data      1044049                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total      1044049                       # number of WriteReq misses
system.cpu.dcache.SoftPFReq_misses::cpu.data          647                       # number of SoftPFReq misses
system.cpu.dcache.SoftPFReq_misses::total          647                       # number of SoftPFReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data            2                       # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total            2                       # number of LoadLockedReq misses
system.cpu.dcache.demand_misses::cpu.data      3445397                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total        3445397                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data      3446044                       # number of overall misses
system.cpu.dcache.overall_misses::total       3446044                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data  80462385500                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total  80462385500                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data  10017236850                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total  10017236850                       # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       140000                       # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total       140000                       # number of LoadLockedReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data  90479622350                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total  90479622350                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data  90479622350                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total  90479622350                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data    245528703                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total    245528703                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data    128951477                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total    128951477                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::cpu.data         3804                       # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::total         3804                       # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data         5741                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total         5741                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data         5739                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total         5739                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data    374480180                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total    374480180                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data    374483984                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total    374483984                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.009780                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.009780                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.008096                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.008096                       # miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::cpu.data     0.170084                       # miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::total     0.170084                       # miss rate for SoftPFReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.000348                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total     0.000348                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.009200                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.009200                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.009202                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.009202                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 33507.174096                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 33507.174096                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data  9594.604133                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total  9594.604133                       # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data        70000                       # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total        70000                       # average LoadLockedReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 26261.015015                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 26261.015015                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 26256.084470                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 26256.084470                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs           71                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets       355259                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                 1                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets            4691                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs           71                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets    75.732040                       # average number of cycles each access was blocked
system.cpu.dcache.writebacks::writebacks      2756453                       # number of writebacks
system.cpu.dcache.writebacks::total           2756453                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data       365871                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total       365871                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data       323013                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total       323013                       # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data            2                       # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total            2                       # number of LoadLockedReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data       688884                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total       688884                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data       688884                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total       688884                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data      2035477                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total      2035477                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data       721036                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total       721036                       # number of WriteReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data          642                       # number of SoftPFReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::total          642                       # number of SoftPFReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data      2756513                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total      2756513                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data      2757155                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total      2757155                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  75218139500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total  75218139500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data   5959023850                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total   5959023850                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data      5957500                       # number of SoftPFReq MSHR miss cycles
system.cpu.dcache.SoftPFReq_mshr_miss_latency::total      5957500                       # number of SoftPFReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data  81177163350                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total  81177163350                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data  81183120850                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total  81183120850                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.008290                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.008290                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.005592                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.005592                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data     0.168770                       # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::total     0.168770                       # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.007361                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.007361                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.007363                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.007363                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 36953.568869                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 36953.568869                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data  8264.530273                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total  8264.530273                       # average WriteReq mshr miss latency
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data  9279.595016                       # average SoftPFReq mshr miss latency
system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total  9279.595016                       # average SoftPFReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29449.222024                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 29449.222024                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 29444.525553                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 29444.525553                       # average overall mshr miss latency
system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.icache.tags.replacements           1979522                       # number of replacements
system.cpu.icache.tags.tagsinuse           510.550232                       # Cycle average of tags in use
system.cpu.icache.tags.total_refs           245757624                       # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs           1980032                       # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs            124.118006                       # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle         275112500                       # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst   510.550232                       # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst     0.997168                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total     0.997168                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024          510                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0           61                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1          113                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2            3                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3            1                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4          332                       # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024     0.996094                       # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses         497462038                       # Number of tag accesses
system.cpu.icache.tags.data_accesses        497462038                       # Number of data accesses
system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.icache.ReadReq_hits::cpu.inst    245757684                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total       245757684                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst     245757684                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total        245757684                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst    245757684                       # number of overall hits
system.cpu.icache.overall_hits::total       245757684                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst      1983224                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total       1983224                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst      1983224                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total        1983224                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst      1983224                       # number of overall misses
system.cpu.icache.overall_misses::total       1983224                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst  16215368926                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total  16215368926                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst  16215368926                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total  16215368926                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst  16215368926                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total  16215368926                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst    247740908                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total    247740908                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst    247740908                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total    247740908                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst    247740908                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total    247740908                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.008005                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.008005                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.008005                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.008005                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.008005                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.008005                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst  8176.266991                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total  8176.266991                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst  8176.266991                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total  8176.266991                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst  8176.266991                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total  8176.266991                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs        83168                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets          761                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs              2904                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               7                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs    28.639118                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets   108.714286                       # average number of cycles each access was blocked
system.cpu.icache.writebacks::writebacks      1979522                       # number of writebacks
system.cpu.icache.writebacks::total           1979522                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits::cpu.inst         3000                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total         3000                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst         3000                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total         3000                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst         3000                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total         3000                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst      1980224                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total      1980224                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst      1980224                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total      1980224                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst      1980224                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total      1980224                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst  15180539440                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total  15180539440                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst  15180539440                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total  15180539440                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst  15180539440                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total  15180539440                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.007993                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.007993                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.007993                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.007993                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.007993                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.007993                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst  7666.071838                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total  7666.071838                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst  7666.071838                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total  7666.071838                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst  7666.071838                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total  7666.071838                       # average overall mshr miss latency
system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.prefetcher.num_hwpf_issued      1350153                       # number of hwpf issued
system.cpu.l2cache.prefetcher.pfIdentified      1355017                       # number of prefetch candidates identified
system.cpu.l2cache.prefetcher.pfBufferHit         4256                       # number of redundant prefetches already in prefetch queue
system.cpu.l2cache.prefetcher.pfInCache             0                       # number of redundant prefetches already in cache/mshr dropped
system.cpu.l2cache.prefetcher.pfRemovedFull            0                       # number of prefetches dropped due to prefetch queue size
system.cpu.l2cache.prefetcher.pfSpanPage      4789879                       # number of prefetches not generated due to page crossing
system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.tags.replacements           297323                       # number of replacements
system.cpu.l2cache.tags.tagsinuse        16097.800949                       # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs            3937547                       # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs           313525                       # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs            12.558957                       # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::writebacks 15677.943381                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher   419.857568                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks     0.956906                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher     0.025626                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total     0.982532                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1022          424                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_blocks::1024        15778                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1022::1            6                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1022::2           63                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1022::3          273                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1022::4           82                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0           95                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1          408                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2         1549                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::3         3670                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4        10056                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1022     0.025879                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024     0.963013                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses        145579085                       # Number of tag accesses
system.cpu.l2cache.tags.data_accesses       145579085                       # Number of data accesses
system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.WritebackDirty_hits::writebacks       735952                       # number of WritebackDirty hits
system.cpu.l2cache.WritebackDirty_hits::total       735952                       # number of WritebackDirty hits
system.cpu.l2cache.WritebackClean_hits::writebacks      3357075                       # number of WritebackClean hits
system.cpu.l2cache.WritebackClean_hits::total      3357075                       # number of WritebackClean hits
system.cpu.l2cache.ReadExReq_hits::cpu.data       718660                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total       718660                       # number of ReadExReq hits
system.cpu.l2cache.ReadCleanReq_hits::cpu.inst      1975820                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadCleanReq_hits::total      1975820                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadSharedReq_hits::cpu.data      1285803                       # number of ReadSharedReq hits
system.cpu.l2cache.ReadSharedReq_hits::total      1285803                       # number of ReadSharedReq hits
system.cpu.l2cache.demand_hits::cpu.inst      1975820                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data      2004463                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total         3980283                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst      1975820                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data      2004463                       # number of overall hits
system.cpu.l2cache.overall_hits::total        3980283                       # number of overall hits
system.cpu.l2cache.UpgradeReq_misses::cpu.data          190                       # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total          190                       # number of UpgradeReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data         2186                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total         2186                       # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         4215                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total         4215                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data       750316                       # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total       750316                       # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst         4215                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data       752502                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total        756717                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst         4215                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data       752502                       # number of overall misses
system.cpu.l2cache.overall_misses::total       756717                       # number of overall misses
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data    197785000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total    197785000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst    351484000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::total    351484000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data  63803558500                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::total  63803558500                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst    351484000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data  64001343500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total  64352827500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst    351484000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data  64001343500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total  64352827500                       # number of overall miss cycles
system.cpu.l2cache.WritebackDirty_accesses::writebacks       735952                       # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackDirty_accesses::total       735952                       # number of WritebackDirty accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::writebacks      3357075                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::total      3357075                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data          190                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total          190                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data       720846                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total       720846                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst      1980035                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::total      1980035                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data      2036119                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total      2036119                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst      1980035                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data      2756965                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total      4737000                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst      1980035                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data      2756965                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total      4737000                       # number of overall (read+write) accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data            1                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total            1                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.003033                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total     0.003033                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.002129                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.002129                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.368503                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.368503                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst     0.002129                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data     0.272946                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total     0.159746                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst     0.002129                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data     0.272946                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total     0.159746                       # miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 90478.042086                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 90478.042086                       # average ReadExReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83388.849348                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83388.849348                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85035.583008                       # average ReadSharedReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85035.583008                       # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83388.849348                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 85051.393219                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 85042.132660                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83388.849348                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 85051.393219                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 85042.132660                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.unused_prefetches             3567                       # number of HardPF blocks evicted w/o reference
system.cpu.l2cache.writebacks::writebacks        66339                       # number of writebacks
system.cpu.l2cache.writebacks::total            66339                       # number of writebacks
system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data          799                       # number of ReadExReq MSHR hits
system.cpu.l2cache.ReadExReq_mshr_hits::total          799                       # number of ReadExReq MSHR hits
system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst            1                       # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadCleanReq_mshr_hits::total            1                       # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data         1026                       # number of ReadSharedReq MSHR hits
system.cpu.l2cache.ReadSharedReq_mshr_hits::total         1026                       # number of ReadSharedReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.data         1825                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::total         1826                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data         1825                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total         1826                       # number of overall MSHR hits
system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher       202675                       # number of HardPFReq MSHR misses
system.cpu.l2cache.HardPFReq_mshr_misses::total       202675                       # number of HardPFReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data          190                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total          190                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data         1387                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total         1387                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         4214                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total         4214                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data       749290                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::total       749290                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst         4214                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data       750677                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total       754891                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst         4214                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data       750677                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher       202675                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total       957566                       # number of overall MSHR misses
system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher  20310287954                       # number of HardPFReq MSHR miss cycles
system.cpu.l2cache.HardPFReq_mshr_miss_latency::total  20310287954                       # number of HardPFReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data      2871000                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total      2871000                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data    146425000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total    146425000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst    326144500                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total    326144500                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data  59240775500                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total  59240775500                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    326144500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  59387200500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total  59713345000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    326144500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  59387200500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher  20310287954                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total  80023632954                       # number of overall MSHR miss cycles
system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher          inf                       # mshr miss rate for HardPFReq accesses
system.cpu.l2cache.HardPFReq_mshr_miss_rate::total          inf                       # mshr miss rate for HardPFReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total            1                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.001924                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.001924                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.002128                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.002128                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.367999                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.367999                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.002128                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.272284                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total     0.159361                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.002128                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.272284                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher          inf                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total     0.202146                       # mshr miss rate for overall accesses
system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 100211.116092                       # average HardPFReq mshr miss latency
system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 100211.116092                       # average HardPFReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15110.526316                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15110.526316                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 105569.574621                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 105569.574621                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 77395.467489                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 77395.467489                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79062.546544                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79062.546544                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 77395.467489                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 79111.522666                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 79101.943194                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 77395.467489                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 79111.522666                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 100211.116092                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 83569.835347                       # average overall mshr miss latency
system.cpu.toL2Bus.snoop_filter.tot_requests      9473354                       # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests      4736191                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests       643138                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.snoop_filter.tot_snoops           89                       # Total number of snoops made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_snoops           88                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            1                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.cpu.toL2Bus.trans_dist::ReadResp       4016341                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackDirty       802291                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackClean      4000023                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::CleanEvict       230984                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::HardPFReq       255300                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::UpgradeReq          190                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::UpgradeResp          190                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq       720846                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp       720846                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq      1980224                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq      2036119                       # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      5939779                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      8270763                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total          14210542                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side    253411520                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    352858752                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total          606270272                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops                      552812                       # Total snoops (count)
system.cpu.toL2Bus.snoopTraffic               4257792                       # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples      5290002                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean        0.121634                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev       0.326863                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0            4646559     87.84%     87.84% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1             643442     12.16%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2                  1      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total        5290002                       # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy     9472652000                       # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization          2.8                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy    2970335495                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization          0.9                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy    4135554975                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization          1.2                       # Layer utilization (%)
system.membus.snoop_filter.tot_requests       1254990                       # Total number of requests made to the snoop filter.
system.membus.snoop_filter.hit_single_requests       940467                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.pwrStateResidencyTicks::UNDEFINED 339012932000                       # Cumulative time (in ticks) in various power states
system.membus.trans_dist::ReadResp             956088                       # Transaction distribution
system.membus.trans_dist::WritebackDirty        66339                       # Transaction distribution
system.membus.trans_dist::CleanEvict           230984                       # Transaction distribution
system.membus.trans_dist::UpgradeReq              190                       # Transaction distribution
system.membus.trans_dist::ReadExReq              1387                       # Transaction distribution
system.membus.trans_dist::ReadExResp             1387                       # Transaction distribution
system.membus.trans_dist::ReadSharedReq        956090                       # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      2212465                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                2212465                       # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     65524096                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total                65524096                       # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops                                0                       # Total snoops (count)
system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples            957667                       # Request fanout histogram
system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::0                  957667    100.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
system.membus.snoop_fanout::total              957667                       # Request fanout histogram
system.membus.reqLayer0.occupancy          1758860478                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               0.5                       # Layer utilization (%)
system.membus.respLayer1.occupancy         5031633569                       # Layer occupancy (ticks)
system.membus.respLayer1.utilization              1.5                       # Layer utilization (%)

---------- End Simulation Statistics   ----------