blob: b8fd6e3440fed755d438b0c0acfa9ba80e7f71cf (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
|
---------- Begin Simulation Statistics ----------
sim_seconds 0.708285 # Number of seconds simulated
sim_ticks 708285420500 # Number of ticks simulated
final_tick 708285420500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
host_inst_rate 110657 # Simulator instruction rate (inst/s)
host_op_rate 150700 # Simulator op (including micro ops) rate (op/s)
host_tick_rate 56615274 # Simulator tick rate (ticks/s)
host_mem_usage 229476 # Number of bytes of host memory used
host_seconds 12510.50 # Real time elapsed on the host
sim_insts 1384379033 # Number of instructions simulated
sim_ops 1885333786 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 94806144 # Number of bytes read from this memory
system.physmem.bytes_inst_read 201024 # Number of instructions bytes read from this memory
system.physmem.bytes_written 4230336 # Number of bytes written to this memory
system.physmem.num_reads 1481346 # Number of read requests responded to by this memory
system.physmem.num_writes 66099 # Number of write requests responded to by this memory
system.physmem.num_other 0 # Number of other requests responded to by this memory
system.physmem.bw_read 133853022 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read 283818 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write 5972643 # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total 139825665 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
system.cpu.dtb.write_hits 0 # DTB write hits
system.cpu.dtb.write_misses 0 # DTB write misses
system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu.dtb.read_accesses 0 # DTB read accesses
system.cpu.dtb.write_accesses 0 # DTB write accesses
system.cpu.dtb.inst_accesses 0 # ITB inst accesses
system.cpu.dtb.hits 0 # DTB hits
system.cpu.dtb.misses 0 # DTB misses
system.cpu.dtb.accesses 0 # DTB accesses
system.cpu.itb.inst_hits 0 # ITB inst hits
system.cpu.itb.inst_misses 0 # ITB inst misses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.inst_accesses 0 # ITB inst accesses
system.cpu.itb.hits 0 # DTB hits
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 1411 # Number of system calls
system.cpu.numCycles 1416570842 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 502965792 # Number of BP lookups
system.cpu.BPredUnit.condPredicted 388083906 # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect 32892883 # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups 402994214 # Number of BTB lookups
system.cpu.BPredUnit.BTBHits 282903329 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 59754999 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 2839304 # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles 410473974 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 2542481038 # Number of instructions fetch has processed
system.cpu.fetch.Branches 502965792 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 342658328 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 682850611 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 204993234 # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles 105359667 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 2118 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 34717 # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines 384198016 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 12176398 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples 1365244569 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.589439 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.160393 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0 682433791 49.99% 49.99% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 48186597 3.53% 53.52% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 108652804 7.96% 61.47% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 62364195 4.57% 66.04% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4 89334703 6.54% 72.59% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 54302238 3.98% 76.56% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6 35506449 2.60% 79.16% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7 34966658 2.56% 81.73% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8 249497134 18.27% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 1365244569 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.355059 # Number of branch fetches per cycle
system.cpu.fetch.rate 1.794814 # Number of inst fetches per cycle
system.cpu.decode.IdleCycles 455297388 # Number of cycles decode is idle
system.cpu.decode.BlockedCycles 85147033 # Number of cycles decode is blocked
system.cpu.decode.RunCycles 647142661 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 11145809 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 166511678 # Number of cycles decode is squashing
system.cpu.decode.BranchResolved 68705297 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 11995 # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts 3424572913 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 23770 # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles 166511678 # Number of cycles rename is squashing
system.cpu.rename.IdleCycles 496865002 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 29032521 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 3717307 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 615240410 # Number of cycles rename is running
system.cpu.rename.UnblockCycles 53877651 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 3297959575 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 31 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 4556255 # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents 42355939 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands 3260022737 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 15624313135 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 14988978570 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 635334565 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1993153599 # Number of HB maps that are committed
system.cpu.rename.UndoneMaps 1266869138 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 309495 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 305230 # count of temporary serializing insts renamed
system.cpu.rename.skidInsts 155871874 # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads 1045378245 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 527599628 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 35911477 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 45240488 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 3077735106 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 301755 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued 2619169948 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 18682763 # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined 1192120154 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 2900187573 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 90425 # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples 1365244569 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 1.918462 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 1.900067 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0 480555764 35.20% 35.20% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1 182601458 13.37% 48.57% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2 216587645 15.86% 64.44% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 179670065 13.16% 77.60% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4 151134600 11.07% 88.67% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 89532476 6.56% 95.23% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 48791102 3.57% 98.80% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 11536059 0.84% 99.65% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 4835400 0.35% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total 1365244569 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 2042243 2.25% 2.25% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 23945 0.03% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead 55656078 61.41% 63.69% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 32910645 36.31% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu 1200490200 45.83% 45.83% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 11234425 0.43% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 46.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 1375289 0.05% 46.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 46.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 6876478 0.26% 46.58% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt 5505051 0.21% 46.79% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 46.79% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc 24362738 0.93% 47.72% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.72% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 47.72% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.72% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead 896045352 34.21% 81.93% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 473280415 18.07% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 2619169948 # Type of FU issued
system.cpu.iq.rate 1.848951 # Inst issue rate
system.cpu.iq.fu_busy_cnt 90632911 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.034604 # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads 6584397091 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 4170852442 # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses 2409395411 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 128503048 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 99357739 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 57077748 # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses 2644176123 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 65626736 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 71999032 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads 413989376 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 268082 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 1389984 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 250602644 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 86 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 24 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 166511678 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 16376007 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 1473970 # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts 3078105405 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 12712072 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts 1045378245 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 527599628 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 290278 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 1470963 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 212 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 1389984 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 34573717 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 8788062 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 43361779 # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts 2534356508 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 842568807 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 84813440 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 68544 # number of nop insts executed
system.cpu.iew.exec_refs 1294694969 # number of memory reference insts executed
system.cpu.iew.exec_branches 344427498 # Number of branches executed
system.cpu.iew.exec_stores 452126162 # Number of stores executed
system.cpu.iew.exec_rate 1.789079 # Inst execution rate
system.cpu.iew.wb_sent 2495474043 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 2466473159 # cumulative count of insts written-back
system.cpu.iew.wb_producers 1448284961 # num instructions producing a value
system.cpu.iew.wb_consumers 2707735412 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 1.741158 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.534869 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 1384390049 # The number of committed instructions
system.cpu.commit.commitCommittedOps 1885344802 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 1192760864 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 211330 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 38418907 # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples 1198732893 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 1.572781 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 2.256860 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0 532007294 44.38% 44.38% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1 299056293 24.95% 69.33% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2 106726660 8.90% 78.23% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 77517857 6.47% 84.70% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4 53371752 4.45% 89.15% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5 23357463 1.95% 91.10% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 17108647 1.43% 92.53% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 9340003 0.78% 93.31% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 80246924 6.69% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 1198732893 # Number of insts commited each cycle
system.cpu.commit.committedInsts 1384390049 # Number of instructions committed
system.cpu.commit.committedOps 1885344802 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 908385853 # Number of memory references committed
system.cpu.commit.loads 631388869 # Number of loads committed
system.cpu.commit.membars 9986 # Number of memory barriers committed
system.cpu.commit.branches 291350232 # Number of branches committed
system.cpu.commit.fp_insts 52289415 # Number of committed floating point instructions.
system.cpu.commit.int_insts 1653705623 # Number of committed integer instructions.
system.cpu.commit.function_calls 41577833 # Number of function calls committed.
system.cpu.commit.bw_lim_events 80246924 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
system.cpu.rob.rob_reads 4196573290 # The number of ROB reads
system.cpu.rob.rob_writes 6322749564 # The number of ROB writes
system.cpu.timesIdled 1340847 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 51326273 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1384379033 # Number of Instructions Simulated
system.cpu.committedOps 1885333786 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 1384379033 # Number of Instructions Simulated
system.cpu.cpi 1.023254 # CPI: Cycles Per Instruction
system.cpu.cpi_total 1.023254 # CPI: Total CPI of All Threads
system.cpu.ipc 0.977275 # IPC: Instructions Per Cycle
system.cpu.ipc_total 0.977275 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 12567200244 # number of integer regfile reads
system.cpu.int_regfile_writes 2359430733 # number of integer regfile writes
system.cpu.fp_regfile_reads 68800397 # number of floating regfile reads
system.cpu.fp_regfile_writes 50191784 # number of floating regfile writes
system.cpu.misc_regfile_reads 3980708505 # number of misc regfile reads
system.cpu.misc_regfile_writes 13776276 # number of misc regfile writes
system.cpu.icache.replacements 27241 # number of replacements
system.cpu.icache.tagsinuse 1638.335274 # Cycle average of tags in use
system.cpu.icache.total_refs 384162744 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 28920 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 13283.635685 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::cpu.inst 1638.335274 # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst 0.799968 # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total 0.799968 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst 384163979 # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total 384163979 # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst 384163979 # number of demand (read+write) hits
system.cpu.icache.demand_hits::total 384163979 # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst 384163979 # number of overall hits
system.cpu.icache.overall_hits::total 384163979 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 34037 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 34037 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 34037 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 34037 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 34037 # number of overall misses
system.cpu.icache.overall_misses::total 34037 # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst 300707500 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total 300707500 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst 300707500 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total 300707500 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst 300707500 # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total 300707500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 384198016 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 384198016 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 384198016 # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total 384198016 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst 384198016 # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total 384198016 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000089 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000089 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000089 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8834.723977 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 8834.723977 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 8834.723977 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 775 # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total 775 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst 775 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total 775 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst 775 # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total 775 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 33262 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 33262 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 33262 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 33262 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 33262 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 33262 # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 180621500 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total 180621500 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 180621500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total 180621500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 180621500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total 180621500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 5430.265769 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 5430.265769 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 5430.265769 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 1531781 # number of replacements
system.cpu.dcache.tagsinuse 4094.791758 # Cycle average of tags in use
system.cpu.dcache.total_refs 1029515809 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 1535877 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 670.311365 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 305571000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data 4094.791758 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.999705 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.999705 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 753356755 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 753356755 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 276118556 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 276118556 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 15246 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 15246 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 11672 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 11672 # number of StoreCondReq hits
system.cpu.dcache.demand_hits::cpu.data 1029475311 # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total 1029475311 # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data 1029475311 # number of overall hits
system.cpu.dcache.overall_hits::total 1029475311 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 1938073 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 1938073 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 817122 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 817122 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
system.cpu.dcache.demand_misses::cpu.data 2755195 # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total 2755195 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 2755195 # number of overall misses
system.cpu.dcache.overall_misses::total 2755195 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data 69347083500 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total 69347083500 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data 28485572000 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total 28485572000 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 108500 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 108500 # number of LoadLockedReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data 97832655500 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total 97832655500 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data 97832655500 # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total 97832655500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 755294828 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 755294828 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 276935678 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 276935678 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15249 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 15249 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 11672 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 11672 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data 1032230506 # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total 1032230506 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data 1032230506 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total 1032230506 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.002566 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002951 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000197 # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.002669 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.002669 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 35781.461018 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34860.855539 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 36166.666667 # average LoadLockedReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 35508.432434 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 35508.432434 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 62000 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 4 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 15500 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 106815 # number of writebacks
system.cpu.dcache.writebacks::total 106815 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 474897 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 474897 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 740078 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 740078 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data 1214975 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total 1214975 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data 1214975 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total 1214975 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1463176 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 1463176 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 77044 # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total 77044 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data 1540220 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total 1540220 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 1540220 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 1540220 # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 50021914000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total 50021914000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2483063000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total 2483063000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 52504977000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total 52504977000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 52504977000 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total 52504977000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001937 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000278 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.001492 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001492 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 34187.216029 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32229.154769 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34089.271013 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34089.271013 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 1480005 # number of replacements
system.cpu.l2cache.tagsinuse 31970.457215 # Cycle average of tags in use
system.cpu.l2cache.total_refs 85123 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 1512725 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0.056271 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::writebacks 2966.972548 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.inst 53.821499 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.data 28949.663167 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.090545 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst 0.001643 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.883474 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::total 0.975661 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 25776 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 51030 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 76806 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 106815 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 106815 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data 4 # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total 4 # number of UpgradeReq hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 6620 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 6620 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst 25776 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 57650 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 83426 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 25776 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 57650 # number of overall hits
system.cpu.l2cache.overall_hits::total 83426 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 3145 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 1412146 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total 1415291 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses::cpu.data 4338 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total 4338 # number of UpgradeReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 66082 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 66082 # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.inst 3145 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 1478228 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 1481373 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 3145 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 1478228 # number of overall misses
system.cpu.l2cache.overall_misses::total 1481373 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 107831000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 48448893500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total 48556724500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2252633500 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total 2252633500 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst 107831000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data 50701527000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total 50809358000 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst 107831000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data 50701527000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total 50809358000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 28921 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 1463176 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 1492097 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 106815 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 106815 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4342 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total 4342 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 72702 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 72702 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst 28921 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 1535878 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total 1564799 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst 28921 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 1535878 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total 1564799 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.108745 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.965124 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.999079 # miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.908943 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.108745 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.962464 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.108745 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.962464 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34286.486486 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34308.700021 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34088.458279 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34286.486486 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34298.854439 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34286.486486 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34298.854439 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks 66099 # number of writebacks
system.cpu.l2cache.writebacks::total 66099 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 4 # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 23 # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_hits::total 27 # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 4 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.data 23 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::total 27 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 4 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 23 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 27 # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3141 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1412123 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::total 1415264 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 4338 # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total 4338 # number of UpgradeReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66082 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 66082 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst 3141 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 1478205 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 1481346 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 3141 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 1478205 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 1481346 # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 97624500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 43873380000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total 43971004500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 134478000 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 134478000 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2048597500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2048597500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 97624500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 45921977500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total 46019602000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 97624500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 45921977500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total 46019602000 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.108606 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.965108 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.999079 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.908943 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.108606 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.962449 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.108606 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.962449 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31080.706781 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31069.092423 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 31000 # average UpgradeReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31000.839866 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31080.706781 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31066.041246 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31080.706781 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31066.041246 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
|