summaryrefslogtreecommitdiff
path: root/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
blob: 7b72f7ce43738d3ca0f426dbc4f9083966bb7b8c (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.708403                       # Number of seconds simulated
sim_ticks                                708403313500                       # Number of ticks simulated
final_tick                               708403313500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 118434                       # Simulator instruction rate (inst/s)
host_tick_rate                               44501063                       # Simulator tick rate (ticks/s)
host_mem_usage                                 226576                       # Number of bytes of host memory used
host_seconds                                 15918.80                       # Real time elapsed on the host
sim_insts                                  1885333786                       # Number of instructions simulated
system.physmem.bytes_read                    94812032                       # Number of bytes read from this memory
system.physmem.bytes_inst_read                 200960                       # Number of instructions bytes read from this memory
system.physmem.bytes_written                  4230336                       # Number of bytes written to this memory
system.physmem.num_reads                      1481438                       # Number of read requests responded to by this memory
system.physmem.num_writes                       66099                       # Number of write requests responded to by this memory
system.physmem.num_other                            0                       # Number of other requests responded to by this memory
system.physmem.bw_read                      133839058                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read                    283680                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write                       5971649                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total                     139810707                       # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.itb.inst_hits                            0                       # ITB inst hits
system.cpu.itb.inst_misses                          0                       # ITB inst misses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.workload.num_syscalls                 1411                       # Number of system calls
system.cpu.numCycles                       1416806628                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.BPredUnit.lookups                503033036                       # Number of BP lookups
system.cpu.BPredUnit.condPredicted          388160087                       # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect           32894916                       # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups             402481986                       # Number of BTB lookups
system.cpu.BPredUnit.BTBHits                281923865                       # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS                 59796610                       # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect             2840141                       # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles          410550003                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                     2542460473                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                   503033036                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches          341720475                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     682921340                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles               205013758                       # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles              105428035                       # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles                 2115                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles         34704                       # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines                 384233965                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes              12151873                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples         1365478165                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.588855                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             3.160415                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                682595631     49.99%     49.99% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 48342952      3.54%     53.53% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                108702790      7.96%     61.49% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 62379051      4.57%     66.06% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                 89292584      6.54%     72.60% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 54148565      3.97%     76.56% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                 35470304      2.60%     79.16% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                 34965610      2.56%     81.72% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                249580678     18.28%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total           1365478165                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.355047                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        1.794501                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                455361727                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles              85217138                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 647145530                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles              11223736                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles              166530034                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved             68649997                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                 12124                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts             3424361675                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts                 24057                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles              166530034                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                496888956                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                29110139                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles        3718079                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 615295356                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles              53935601                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts             3298153337                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                    14                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents                4569845                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents              42334817                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents                3                       # Number of times there has been no free registers
system.cpu.rename.RenamedOperands          3261061532                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups           15624755618                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups      14989571898                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups         635183720                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps            1993153599                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps               1267907933                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts             310582                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts         306325                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                 155884977                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads           1045137132                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores           527476218                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads          35886570                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         45267364                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                 3077754179                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded              303954                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                2619291842                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued          18689867                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined      1192085861                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined   2899457281                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved          92624                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples    1365478165                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.918223                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.900205                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0           480779837     35.21%     35.21% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1           182587607     13.37%     48.58% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2           216609244     15.86%     64.44% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3           179766275     13.17%     77.61% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4           150868799     11.05%     88.66% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5            89721779      6.57%     95.23% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6            48758870      3.57%     98.80% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7            11536421      0.84%     99.64% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8             4849333      0.36%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total      1365478165                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                 2044403      2.26%      2.26% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                  23929      0.03%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      2.28% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead               55649007     61.42%     63.70% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite              32885475     36.30%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu            1200920026     45.85%     45.85% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult             11234109      0.43%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     46.28% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd         1375289      0.05%     46.33% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     46.33% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp         6876476      0.26%     46.59% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt         5505406      0.21%     46.80% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     46.80% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc       24362118      0.93%     47.73% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     47.73% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     47.73% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     47.73% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            895924024     34.20%     81.94% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite           473094394     18.06%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total             2619291842                       # Type of FU issued
system.cpu.iq.rate                           1.848729                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                    90602814                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.034591                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         6584849993                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes        4170838685                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses   2409550549                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads           128504537                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes           99358414                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses     57073276                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses             2644267181                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                65627475                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads         71974387                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads    413748263                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses       264274                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation      1389738                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores    250479234                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads           88                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked            24                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles              166530034                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                16377218                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles               1473925                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts          3078126585                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts          12745051                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts            1045137132                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts            527476218                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts             292477                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                1470662                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                   212                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents        1389738                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect       34580674                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect      8873578                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts             43454252                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts            2534450261                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             842463670                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts          84841581                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                         68452                       # number of nop insts executed
system.cpu.iew.exec_refs                   1294415982                       # number of memory reference insts executed
system.cpu.iew.exec_branches                344601931                       # Number of branches executed
system.cpu.iew.exec_stores                  451952312                       # Number of stores executed
system.cpu.iew.exec_rate                     1.788847                       # Inst execution rate
system.cpu.iew.wb_sent                     2495608341                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                    2466623825                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                1448525550                       # num instructions producing a value
system.cpu.iew.wb_consumers                2707902616                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       1.740974                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.534925                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts     1885344802                       # The number of committed instructions
system.cpu.commit.commitSquashedInsts      1192782047                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls          211330                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts          38420798                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples   1198948133                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.572499                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.256451                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    532143962     44.38%     44.38% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1    299077946     24.95%     69.33% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2    106761313      8.90%     78.23% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     77538501      6.47%     84.70% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4     53400435      4.45%     89.15% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5     23357302      1.95%     91.10% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6     17130441      1.43%     92.53% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7      9348033      0.78%     93.31% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     80190200      6.69%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total   1198948133                       # Number of insts commited each cycle
system.cpu.commit.count                    1885344802                       # Number of instructions committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      908385853                       # Number of memory references committed
system.cpu.commit.loads                     631388869                       # Number of loads committed
system.cpu.commit.membars                        9986                       # Number of memory barriers committed
system.cpu.commit.branches                  291350232                       # Number of branches committed
system.cpu.commit.fp_insts                   52289415                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                1653705623                       # Number of committed integer instructions.
system.cpu.commit.function_calls             41577833                       # Number of function calls committed.
system.cpu.commit.bw_lim_events              80190200                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                   4196866437                       # The number of ROB reads
system.cpu.rob.rob_writes                  6322804382                       # The number of ROB writes
system.cpu.timesIdled                         1340913                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                        51328463                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                  1885333786                       # Number of Instructions Simulated
system.cpu.committedInsts_total            1885333786                       # Number of Instructions Simulated
system.cpu.cpi                               0.751488                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.751488                       # CPI: Total CPI of All Threads
system.cpu.ipc                               1.330692                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.330692                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads              12567203807                       # number of integer regfile reads
system.cpu.int_regfile_writes              2360160094                       # number of integer regfile writes
system.cpu.fp_regfile_reads                  68800597                       # number of floating regfile reads
system.cpu.fp_regfile_writes                 50187558                       # number of floating regfile writes
system.cpu.misc_regfile_reads              3980455481                       # number of misc regfile reads
system.cpu.misc_regfile_writes               13776276                       # number of misc regfile writes
system.cpu.icache.replacements                  27305                       # number of replacements
system.cpu.icache.tagsinuse               1638.856970                       # Cycle average of tags in use
system.cpu.icache.total_refs                384199729                       # Total number of references to valid blocks.
system.cpu.icache.sampled_refs                  28984                       # Sample count of references to valid blocks.
system.cpu.icache.avg_refs               13255.579941                       # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0           1638.856970                       # Average occupied blocks per context
system.cpu.icache.occ_percent::0             0.800223                       # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits              384199814                       # number of ReadReq hits
system.cpu.icache.demand_hits               384199814                       # number of demand (read+write) hits
system.cpu.icache.overall_hits              384199814                       # number of overall hits
system.cpu.icache.ReadReq_misses                34151                       # number of ReadReq misses
system.cpu.icache.demand_misses                 34151                       # number of demand (read+write) misses
system.cpu.icache.overall_misses                34151                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency      301141000                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency       301141000                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency      301141000                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses          384233965                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses           384233965                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses          384233965                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate          0.000089                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate           0.000089                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate          0.000089                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency  8817.926269                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency  8817.926269                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency  8817.926269                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits               772                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits                772                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits               772                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses           33379                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses            33379                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses           33379                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency    180850500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency    180850500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency    180850500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000087                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate      0.000087                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate     0.000087                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency  5418.092214                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency  5418.092214                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency  5418.092214                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.replacements                1531788                       # number of replacements
system.cpu.dcache.tagsinuse               4094.791932                       # Cycle average of tags in use
system.cpu.dcache.total_refs               1029449306                       # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs                1535884                       # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs                 670.265011                       # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle              305577000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0           4094.791932                       # Average occupied blocks per context
system.cpu.dcache.occ_percent::0             0.999705                       # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits              753290045                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits             276118528                       # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits            15313                       # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits             11672                       # number of StoreCondReq hits
system.cpu.dcache.demand_hits              1029408573                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits             1029408573                       # number of overall hits
system.cpu.dcache.ReadReq_misses              1938158                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses              817150                       # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses              3                       # number of LoadLockedReq misses
system.cpu.dcache.demand_misses               2755308                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses              2755308                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency    69348240500                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency   28488261000                       # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency       108500                       # number of LoadLockedReq miss cycles
system.cpu.dcache.demand_miss_latency     97836501500                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency    97836501500                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses          755228203                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses         276935678                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses        15316                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses         11672                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.demand_accesses          1032163881                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses         1032163881                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate          0.002566                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate         0.002951                       # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate     0.000196                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate           0.002669                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate          0.002669                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 35780.488742                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 34862.951722                       # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency 36166.666667                       # average LoadLockedReq miss latency
system.cpu.dcache.demand_avg_miss_latency 35508.372022                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 35508.372022                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets        62000                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               4                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets        15500                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks                   106544                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits            474971                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits           740057                       # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits            3                       # number of LoadLockedReq MSHR hits
system.cpu.dcache.demand_mshr_hits            1215028                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits           1215028                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses         1463187                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses          77093                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses          1540280                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses         1540280                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency  50020048000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency   2484862000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency  52504910000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency  52504910000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.001937                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate     0.000278                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate      0.001492                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate     0.001492                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34185.683716                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 32232.005500                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 34087.899603                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 34087.899603                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.l2cache.replacements               1480006                       # number of replacements
system.cpu.l2cache.tagsinuse             31970.917218                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                   84924                       # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs               1512726                       # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs                  0.056140                       # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::0         29008.328912                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1          2962.588306                       # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0            0.885264                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1            0.090411                       # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits                 76788                       # number of ReadReq hits
system.cpu.l2cache.Writeback_hits              106544                       # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits                  4                       # number of UpgradeReq hits
system.cpu.l2cache.ReadExReq_hits                6616                       # number of ReadExReq hits
system.cpu.l2cache.demand_hits                  83404                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits                 83404                       # number of overall hits
system.cpu.l2cache.ReadReq_misses             1415384                       # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses             4391                       # number of UpgradeReq misses
system.cpu.l2cache.ReadExReq_misses             66082                       # number of ReadExReq misses
system.cpu.l2cache.demand_misses              1481466                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses             1481466                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency   48555371000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency   2252634000                       # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency    50808005000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency   50808005000                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses           1492172                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses          106544                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses           4395                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses           72698                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses            1564870                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses           1564870                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate         0.948539                       # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate      0.999090                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_miss_rate       0.908993                       # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate          0.946702                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate         0.946702                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency 34305.440078                       # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 34088.465845                       # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency 34295.761766                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34295.761766                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.writebacks                   66099                       # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits               28                       # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits                28                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits               28                       # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses        1415356                       # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses         4391                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses        66082                       # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses         1481438                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses        1481438                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency  43973863500                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency    136121000                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency   2048597500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency  46022461000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency  46022461000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.948521                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate     0.999090                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.908993                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate     0.946684                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate     0.946684                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31069.118653                       # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        31000                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31000.839866                       # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31066.072964                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31066.072964                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate

---------- End Simulation Statistics   ----------