summaryrefslogtreecommitdiff
path: root/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
blob: 2f4d3475f13cde02b4e637ae1e2d652bbb4a8e24 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.682192                       # Number of seconds simulated
sim_ticks                                682191807000                       # Number of ticks simulated
final_tick                               682191807000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 139307                       # Simulator instruction rate (inst/s)
host_op_rate                                   139307                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                               54741914                       # Simulator tick rate (ticks/s)
host_mem_usage                                 268504                       # Number of bytes of host memory used
host_seconds                                 12461.96                       # Real time elapsed on the host
sim_insts                                  1736043781                       # Number of instructions simulated
sim_ops                                    1736043781                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.bytes_read::cpu.inst             61696                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data         125800064                       # Number of bytes read from this memory
system.physmem.bytes_read::total            125861760                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst        61696                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total           61696                       # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks     65265984                       # Number of bytes written to this memory
system.physmem.bytes_written::total          65265984                       # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst                964                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data            1965626                       # Number of read requests responded to by this memory
system.physmem.num_reads::total               1966590                       # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks         1019781                       # Number of write requests responded to by this memory
system.physmem.num_writes::total              1019781                       # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst                90438                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data            184405709                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total               184496147                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst           90438                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total              90438                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks          95671017                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::total               95671017                       # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total::writebacks          95671017                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst               90438                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data           184405709                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total              280167164                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                       1966590                       # Number of read requests accepted
system.physmem.writeReqs                      1019781                       # Number of write requests accepted
system.physmem.readBursts                     1966590                       # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts                    1019781                       # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM                125780416                       # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ                     81344                       # Total number of bytes read from write queue
system.physmem.bytesWritten                  65264896                       # Total number of bytes written to DRAM
system.physmem.bytesReadSys                 125861760                       # Total read bytes from the system interface side
system.physmem.bytesWrittenSys               65265984                       # Total written bytes from the system interface side
system.physmem.servicedByWrQ                     1271                       # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0              118991                       # Per bank write bursts
system.physmem.perBankRdBursts::1              114394                       # Per bank write bursts
system.physmem.perBankRdBursts::2              116519                       # Per bank write bursts
system.physmem.perBankRdBursts::3              118029                       # Per bank write bursts
system.physmem.perBankRdBursts::4              118142                       # Per bank write bursts
system.physmem.perBankRdBursts::5              117777                       # Per bank write bursts
system.physmem.perBankRdBursts::6              120156                       # Per bank write bursts
system.physmem.perBankRdBursts::7              124892                       # Per bank write bursts
system.physmem.perBankRdBursts::8              127514                       # Per bank write bursts
system.physmem.perBankRdBursts::9              130376                       # Per bank write bursts
system.physmem.perBankRdBursts::10             129025                       # Per bank write bursts
system.physmem.perBankRdBursts::11             130742                       # Per bank write bursts
system.physmem.perBankRdBursts::12             126628                       # Per bank write bursts
system.physmem.perBankRdBursts::13             125605                       # Per bank write bursts
system.physmem.perBankRdBursts::14             122932                       # Per bank write bursts
system.physmem.perBankRdBursts::15             123597                       # Per bank write bursts
system.physmem.perBankWrBursts::0               61284                       # Per bank write bursts
system.physmem.perBankWrBursts::1               61572                       # Per bank write bursts
system.physmem.perBankWrBursts::2               60658                       # Per bank write bursts
system.physmem.perBankWrBursts::3               61323                       # Per bank write bursts
system.physmem.perBankWrBursts::4               61765                       # Per bank write bursts
system.physmem.perBankWrBursts::5               63192                       # Per bank write bursts
system.physmem.perBankWrBursts::6               64214                       # Per bank write bursts
system.physmem.perBankWrBursts::7               65706                       # Per bank write bursts
system.physmem.perBankWrBursts::8               65482                       # Per bank write bursts
system.physmem.perBankWrBursts::9               65855                       # Per bank write bursts
system.physmem.perBankWrBursts::10              65405                       # Per bank write bursts
system.physmem.perBankWrBursts::11              65740                       # Per bank write bursts
system.physmem.perBankWrBursts::12              64329                       # Per bank write bursts
system.physmem.perBankWrBursts::13              64310                       # Per bank write bursts
system.physmem.perBankWrBursts::14              64647                       # Per bank write bursts
system.physmem.perBankWrBursts::15              64282                       # Per bank write bursts
system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
system.physmem.totGap                    682191684500                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
system.physmem.readPktSize::6                 1966590                       # Read request sizes (log2)
system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
system.physmem.writePktSize::6                1019781                       # Write request sizes (log2)
system.physmem.rdQLenPdf::0                   1642976                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                    230548                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                     69552                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                     22230                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                        12                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                    23411                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                    24830                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                    31804                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                    47471                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                    54150                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                    57221                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                    58425                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                    59086                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                    59586                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                    60134                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                    64812                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                    65271                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                    65616                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                    73465                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                    64939                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                    61899                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                    60584                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                    59687                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33                    17452                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34                     5357                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35                     1832                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36                      647                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37                      358                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38                      230                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39                      171                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40                      145                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41                      136                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42                      117                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43                      108                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44                      111                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45                       92                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46                       90                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47                       83                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48                       92                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49                       80                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50                       82                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51                       70                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52                       59                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53                       58                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54                        5                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples      1251998                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean      113.111439                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean      84.586325                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev     150.844327                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127         955672     76.33%     76.33% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255       201584     16.10%     92.43% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383        38062      3.04%     95.47% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511        16101      1.29%     96.76% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639         9606      0.77%     97.53% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767         4835      0.39%     97.91% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895         3234      0.26%     98.17% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023         2576      0.21%     98.38% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151        20328      1.62%    100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total        1251998                       # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples         58888                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::mean        33.373692                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::stdev      161.339848                       # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::0-1023          58850     99.94%     99.94% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047           11      0.02%     99.95% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::2048-3071           10      0.02%     99.97% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::3072-4095            7      0.01%     99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::4096-5119            3      0.01%     99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::5120-6143            1      0.00%     99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::6144-7167            1      0.00%     99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::8192-9215            1      0.00%     99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::9216-10239            1      0.00%     99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::12288-13311            1      0.00%    100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::16384-17407            1      0.00%    100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::19456-20479            1      0.00%    100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total           58888                       # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples         58888                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::mean        17.317009                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::gmean       17.233410                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::stdev        1.918536                       # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::16-17           34047     57.82%     57.82% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::18-19           20086     34.11%     91.93% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::20-21            4266      7.24%     99.17% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::22-23             290      0.49%     99.66% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::24-25              84      0.14%     99.80% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::26-27              30      0.05%     99.86% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::28-29              14      0.02%     99.88% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::30-31               5      0.01%     99.89% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::32-33               4      0.01%     99.89% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::34-35               3      0.01%     99.90% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::36-37               2      0.00%     99.90% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::38-39              12      0.02%     99.92% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::40-41              19      0.03%     99.96% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::42-43               9      0.02%     99.97% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::44-45               1      0.00%     99.97% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::46-47               4      0.01%     99.98% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::48-49               2      0.00%     99.98% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::50-51               1      0.00%     99.98% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::52-53               1      0.00%     99.99% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::54-55               1      0.00%     99.99% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::60-61               1      0.00%     99.99% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::64-65               1      0.00%     99.99% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::78-79               1      0.00%     99.99% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::86-87               1      0.00%     99.99% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::88-89               1      0.00%    100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::104-105             1      0.00%    100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::106-107             1      0.00%    100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total           58888                       # Writes before turning the bus around for reads
system.physmem.totQLat                    20653307250                       # Total ticks spent queuing
system.physmem.totMemAccLat               80037239750                       # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat                   9826595000                       # Total ticks spent in databus transfers
system.physmem.totBankLat                 49557337500                       # Total ticks spent accessing banks
system.physmem.avgQLat                       10508.88                       # Average queueing delay per DRAM burst
system.physmem.avgBankLat                    25215.93                       # Average bank access latency per DRAM burst
system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
system.physmem.avgMemAccLat                  40724.81                       # Average memory access latency per DRAM burst
system.physmem.avgRdBW                         184.38                       # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW                          95.67                       # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys                      184.50                       # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys                       95.67                       # Average system write bandwidth in MiByte/s
system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil                           2.19                       # Data bus utilization in percentage
system.physmem.busUtilRead                       1.44                       # Data bus utilization in percentage for reads
system.physmem.busUtilWrite                      0.75                       # Data bus utilization in percentage for writes
system.physmem.avgRdQLen                         1.09                       # Average read queue length when enqueuing
system.physmem.avgWrQLen                        25.29                       # Average write queue length when enqueuing
system.physmem.readRowHits                     797879                       # Number of row buffer hits during reads
system.physmem.writeRowHits                    422825                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   40.60                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                  41.46                       # Row buffer hit rate for writes
system.physmem.avgGap                       228435.01                       # Average gap between requests
system.physmem.pageHitRate                      40.89                       # Row buffer hit rate, read and write combined
system.physmem.prechargeAllPercent               7.23                       # Percentage of time for which DRAM has all the banks in precharge state
system.membus.throughput                    280167164                       # Throughput (bytes/s)
system.membus.trans_dist::ReadReq             1191439                       # Transaction distribution
system.membus.trans_dist::ReadResp            1191439                       # Transaction distribution
system.membus.trans_dist::Writeback           1019781                       # Transaction distribution
system.membus.trans_dist::ReadExReq            775151                       # Transaction distribution
system.membus.trans_dist::ReadExResp           775151                       # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      4952961                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                4952961                       # Packet count per connected master and slave (bytes)
system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port    191127744                       # Cumulative packet size per connected master and slave (bytes)
system.membus.tot_pkt_size::total           191127744                       # Cumulative packet size per connected master and slave (bytes)
system.membus.data_through_bus              191127744                       # Total data (bytes)
system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
system.membus.reqLayer0.occupancy         11872683000                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               1.7                       # Layer utilization (%)
system.membus.respLayer1.occupancy        18474077250                       # Layer occupancy (ticks)
system.membus.respLayer1.utilization              2.7                       # Layer utilization (%)
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu.branchPred.lookups               381618384                       # Number of BP lookups
system.cpu.branchPred.condPredicted         296575373                       # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect          16092188                       # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups            262164042                       # Number of BTB lookups
system.cpu.branchPred.BTBHits               259697812                       # Number of BTB hits
system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct             99.059280                       # BTB Hit Percentage
system.cpu.branchPred.usedRAS                24705469                       # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect               3069                       # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits                           0                       # ITB hits
system.cpu.dtb.fetch_misses                         0                       # ITB misses
system.cpu.dtb.fetch_acv                            0                       # ITB acv
system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
system.cpu.dtb.read_hits                    613976008                       # DTB read hits
system.cpu.dtb.read_misses                   11261750                       # DTB read misses
system.cpu.dtb.read_acv                             0                       # DTB read access violations
system.cpu.dtb.read_accesses                625237758                       # DTB read accesses
system.cpu.dtb.write_hits                   212363538                       # DTB write hits
system.cpu.dtb.write_misses                   7134748                       # DTB write misses
system.cpu.dtb.write_acv                            0                       # DTB write access violations
system.cpu.dtb.write_accesses               219498286                       # DTB write accesses
system.cpu.dtb.data_hits                    826339546                       # DTB hits
system.cpu.dtb.data_misses                   18396498                       # DTB misses
system.cpu.dtb.data_acv                             0                       # DTB access violations
system.cpu.dtb.data_accesses                844736044                       # DTB accesses
system.cpu.itb.fetch_hits                   391110222                       # ITB hits
system.cpu.itb.fetch_misses                        44                       # ITB misses
system.cpu.itb.fetch_acv                            0                       # ITB acv
system.cpu.itb.fetch_accesses               391110266                       # ITB accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.read_acv                             0                       # DTB read access violations
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.write_acv                            0                       # DTB write access violations
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.data_hits                            0                       # DTB hits
system.cpu.itb.data_misses                          0                       # DTB misses
system.cpu.itb.data_acv                             0                       # DTB access violations
system.cpu.itb.data_accesses                        0                       # DTB accesses
system.cpu.workload.num_syscalls                   29                       # Number of system calls
system.cpu.numCycles                       1364383615                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.fetch.icacheStallCycles          402585287                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                     3161125101                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                   381618384                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches          284403281                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     574536383                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles               140665925                       # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles              188120516                       # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles                  124                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles          1448                       # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles            4                       # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines                 391110222                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes               8062763                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples         1282059246                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.465662                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             3.145744                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                707522863     55.19%     55.19% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 42675531      3.33%     58.52% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 21787283      1.70%     60.21% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 39707555      3.10%     63.31% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                129310443     10.09%     73.40% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 61549431      4.80%     78.20% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                 38571496      3.01%     81.21% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                 28142716      2.20%     83.40% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                212791928     16.60%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total           1282059246                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.279700                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        2.316889                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                434597074                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles             169317553                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 542454813                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles              18875119                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles              116814687                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved             58354170                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                   898                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts             3088496267                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts                  2037                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles              116814687                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                457547940                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles               113953082                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles           6967                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 535589228                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles              58147342                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts             3006454755                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                609106                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents                1833248                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents              51828481                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands          2247677853                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups            3898974365                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups       3898830865                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups            143499                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps            1376202963                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                871474890                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts                178                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts            177                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                 123676155                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads            679702242                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores           255475560                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads          67614908                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         37053481                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                 2724914461                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded                 131                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                2509610552                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued           3196332                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined       979670705                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined    416123894                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved            102                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples    1282059246                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.957484                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.971278                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0           440049739     34.32%     34.32% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1           203670606     15.89%     50.21% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2           185671301     14.48%     64.69% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3           153363283     11.96%     76.65% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4           133052268     10.38%     87.03% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5            80767651      6.30%     93.33% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6            65047769      5.07%     98.41% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7            15319478      1.19%     99.60% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8             5117151      0.40%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total      1282059246                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                 2188252     11.81%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     11.81% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead               11925862     64.39%     76.20% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite               4407339     23.80%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu            1643881644     65.50%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult                   99      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                 265      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                  15      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                 161      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                 23      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                  25      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     65.50% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            641614566     25.57%     91.07% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite           224113754      8.93%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total             2509610552                       # Type of FU issued
system.cpu.iq.rate                           1.839373                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                    18521453                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.007380                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         6321098058                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes        3703474382                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses   2413201675                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads             1900077                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes            1218284                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses       852187                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses             2527192648                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                  939357                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads         62588107                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads    235106579                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses       263309                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation       109146                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores     94747058                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads          184                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked       1530387                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles              116814687                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                54760955                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles               1302145                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts          2867095326                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts           8936600                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts             679702242                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts            255475560                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts                131                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                 285836                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                 18373                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents         109146                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect       10363389                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect      8561306                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts             18924695                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts            2462265598                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             625238282                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts          47344954                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                     142180734                       # number of nop insts executed
system.cpu.iew.exec_refs                    844736593                       # number of memory reference insts executed
system.cpu.iew.exec_branches                300891924                       # Number of branches executed
system.cpu.iew.exec_stores                  219498311                       # Number of stores executed
system.cpu.iew.exec_rate                     1.804673                       # Inst execution rate
system.cpu.iew.wb_sent                     2442007403                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                    2414053862                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                1388335082                       # num instructions producing a value
system.cpu.iew.wb_consumers                1764294016                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       1.769337                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.786907                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitSquashedInsts       826637792                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls              29                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts          16091391                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples   1165244559                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.561715                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.500982                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    651170378     55.88%     55.88% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1    175014835     15.02%     70.90% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2     86149099      7.39%     78.30% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     53527990      4.59%     82.89% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4     34710349      2.98%     85.87% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5     26102733      2.24%     88.11% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6     21568948      1.85%     89.96% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7     22887442      1.96%     91.92% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     94112785      8.08%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total   1165244559                       # Number of insts commited each cycle
system.cpu.commit.committedInsts           1819780126                       # Number of instructions committed
system.cpu.commit.committedOps             1819780126                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      605324165                       # Number of memory references committed
system.cpu.commit.loads                     444595663                       # Number of loads committed
system.cpu.commit.membars                           0                       # Number of memory barriers committed
system.cpu.commit.branches                  214632552                       # Number of branches committed
system.cpu.commit.fp_insts                     805525                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                1718967519                       # Number of committed integer instructions.
system.cpu.commit.function_calls             16767440                       # Number of function calls committed.
system.cpu.commit.bw_lim_events              94112785                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                   3631770492                       # The number of ROB reads
system.cpu.rob.rob_writes                  5409749589                       # The number of ROB writes
system.cpu.timesIdled                          953701                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                        82324369                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                  1736043781                       # Number of Instructions Simulated
system.cpu.committedOps                    1736043781                       # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total            1736043781                       # Number of Instructions Simulated
system.cpu.cpi                               0.785915                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.785915                       # CPI: Total CPI of All Threads
system.cpu.ipc                               1.272402                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.272402                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads               3318200326                       # number of integer regfile reads
system.cpu.int_regfile_writes              1932098427                       # number of integer regfile writes
system.cpu.fp_regfile_reads                     30699                       # number of floating regfile reads
system.cpu.fp_regfile_writes                      520                       # number of floating regfile writes
system.cpu.misc_regfile_reads                      25                       # number of misc regfile reads
system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
system.cpu.toL2Bus.throughput              1210780745                       # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq        7297678                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp       7297678                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback      3724768                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq      1883565                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp      1883565                       # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side         1928                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side     22085326                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total          22087254                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        61696                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    825923008                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size::total      825984704                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.data_through_bus         825984704                       # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus            0                       # Total snoop data (bytes)
system.cpu.toL2Bus.reqLayer0.occupancy    10177843430                       # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization          1.5                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy       1605500                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy   14065476499                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization          2.1                       # Layer utilization (%)
system.cpu.icache.tags.replacements                 1                       # number of replacements
system.cpu.icache.tags.tagsinuse           773.695817                       # Cycle average of tags in use
system.cpu.icache.tags.total_refs           391108717                       # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs               964                       # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs          405714.436722                       # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst   773.695817                       # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst     0.377781                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total     0.377781                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024          963                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0           57                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4          906                       # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024     0.470215                       # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses         782221404                       # Number of tag accesses
system.cpu.icache.tags.data_accesses        782221404                       # Number of data accesses
system.cpu.icache.ReadReq_hits::cpu.inst    391108717                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total       391108717                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst     391108717                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total        391108717                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst    391108717                       # number of overall hits
system.cpu.icache.overall_hits::total       391108717                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst         1503                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total          1503                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst         1503                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total           1503                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst         1503                       # number of overall misses
system.cpu.icache.overall_misses::total          1503                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst    108284500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total    108284500                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst    108284500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total    108284500                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst    108284500                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total    108284500                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst    391110220                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total    391110220                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst    391110220                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total    391110220                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst    391110220                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total    391110220                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000004                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.000004                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.000004                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.000004                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.000004                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.000004                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 72045.575516                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 72045.575516                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 72045.575516                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 72045.575516                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 72045.575516                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 72045.575516                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs          349                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 5                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs    69.800000                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.ReadReq_mshr_hits::cpu.inst          539                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total          539                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst          539                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total          539                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst          539                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total          539                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst          964                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total          964                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst          964                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total          964                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst          964                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total          964                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     75722000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total     75722000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst     75722000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total     75722000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst     75722000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total     75722000                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000002                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000002                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000002                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.000002                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000002                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.000002                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 78549.792531                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 78549.792531                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 78549.792531                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 78549.792531                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 78549.792531                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 78549.792531                       # average overall mshr miss latency
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements          1933885                       # number of replacements
system.cpu.l2cache.tags.tagsinuse        31421.269549                       # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs            9058254                       # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs          1963664                       # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs             4.612935                       # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle      28359986250                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::writebacks 14571.956791                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.inst    26.815575                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.data 16822.497182                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks     0.444701                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst     0.000818                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data     0.513382                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total     0.958901                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024        29779                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0          146                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1          974                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2          593                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::3        17299                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4        10767                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024     0.908783                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses        107095317                       # Number of tag accesses
system.cpu.l2cache.tags.data_accesses       107095317                       # Number of data accesses
system.cpu.l2cache.ReadReq_hits::cpu.data      6106239                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total        6106239                       # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks      3724768                       # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total      3724768                       # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data      1108414                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total      1108414                       # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.data      7214653                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total         7214653                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.data      7214653                       # number of overall hits
system.cpu.l2cache.overall_hits::total        7214653                       # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst          964                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data      1190475                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total      1191439                       # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data       775151                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total       775151                       # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.inst          964                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data      1965626                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total       1966590                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst          964                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data      1965626                       # number of overall misses
system.cpu.l2cache.overall_misses::total      1966590                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     74752000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data  99906666750                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total  99981418750                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  65179640000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total  65179640000                       # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst     74752000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data 165086306750                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total 165161058750                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst     74752000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data 165086306750                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total 165161058750                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst          964                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data      7296714                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total      7297678                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks      3724768                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total      3724768                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data      1883565                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total      1883565                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst          964                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data      9180279                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total      9181243                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst          964                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data      9180279                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total      9181243                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst            1                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.163152                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::total     0.163263                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.411534                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total     0.411534                       # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst            1                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data     0.214114                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total     0.214196                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst            1                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data     0.214114                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total     0.214196                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 77543.568465                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 83921.683992                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::total 83916.523423                       # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 84086.378009                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 84086.378009                       # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77543.568465                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 83986.631613                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 83983.473296                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77543.568465                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 83986.631613                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 83983.473296                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks      1019781                       # number of writebacks
system.cpu.l2cache.writebacks::total          1019781                       # number of writebacks
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          964                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data      1190475                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::total      1191439                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       775151                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total       775151                       # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst          964                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data      1965626                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total      1966590                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst          964                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data      1965626                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total      1966590                       # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     62625000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  84983280750                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total  85045905750                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  55444498500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  55444498500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     62625000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 140427779250                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total 140490404250                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     62625000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 140427779250                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total 140490404250                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.163152                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.163263                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.411534                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.411534                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.214114                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total     0.214196                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.214114                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total     0.214196                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64963.692946                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 71386.027216                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 71380.830869                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71527.352090                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71527.352090                       # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64963.692946                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71441.759139                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71438.583665                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64963.692946                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71441.759139                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71438.583665                       # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements           9176183                       # number of replacements
system.cpu.dcache.tags.tagsinuse          4087.522150                       # Cycle average of tags in use
system.cpu.dcache.tags.total_refs           694277633                       # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs           9180279                       # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs             75.627073                       # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle        5178034250                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data  4087.522150                       # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data     0.997930                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total     0.997930                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0          705                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1         2966                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2          421                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::3            4                       # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses        1430905565                       # Number of tag accesses
system.cpu.dcache.tags.data_accesses       1430905565                       # Number of data accesses
system.cpu.dcache.ReadReq_hits::cpu.data    538740047                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total       538740047                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data    155537583                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total      155537583                       # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data            3                       # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total            3                       # number of LoadLockedReq hits
system.cpu.dcache.demand_hits::cpu.data     694277630                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total        694277630                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data    694277630                       # number of overall hits
system.cpu.dcache.overall_hits::total       694277630                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data     11394090                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total      11394090                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data      5190919                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total      5190919                       # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data            1                       # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total            1                       # number of LoadLockedReq misses
system.cpu.dcache.demand_misses::cpu.data     16585009                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total       16585009                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data     16585009                       # number of overall misses
system.cpu.dcache.overall_misses::total      16585009                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data 335805939499                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total 335805939499                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data 289123962439                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total 289123962439                       # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       201500                       # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total       201500                       # number of LoadLockedReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data 624929901938                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total 624929901938                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data 624929901938                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total 624929901938                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data    550134137                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total    550134137                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data    160728502                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total    160728502                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data            4                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total            4                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data    710862639                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total    710862639                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data    710862639                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total    710862639                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.020711                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.020711                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.032296                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.032296                       # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.250000                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total     0.250000                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.023331                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.023331                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.023331                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.023331                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 29471.940234                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 29471.940234                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55698.030048                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 55698.030048                       # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data       201500                       # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total       201500                       # average LoadLockedReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 37680.407767                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 37680.407767                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 37680.407767                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 37680.407767                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs     11880802                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets      8587513                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs            745209                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets           65135                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs    15.942913                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets   131.841759                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks::writebacks      3724768                       # number of writebacks
system.cpu.dcache.writebacks::total           3724768                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data      4097367                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total      4097367                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data      3307364                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total      3307364                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data      7404731                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total      7404731                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data      7404731                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total      7404731                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data      7296723                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total      7296723                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data      1883555                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total      1883555                       # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data            1                       # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total            1                       # number of LoadLockedReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data      9180278                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total      9180278                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data      9180278                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total      9180278                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 169103281751                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total 169103281751                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  78582140948                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total  78582140948                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data       199500                       # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total       199500                       # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 247685422699                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total 247685422699                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 247685422699                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total 247685422699                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.013264                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.013264                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.011719                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.011719                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.250000                       # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total     0.250000                       # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.012914                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.012914                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.012914                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.012914                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23175.236576                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23175.236576                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 41720.120171                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 41720.120171                       # average WriteReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data       199500                       # average LoadLockedReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total       199500                       # average LoadLockedReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26980.165818                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 26980.165818                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26980.165818                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 26980.165818                       # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate

---------- End Simulation Statistics   ----------