summaryrefslogtreecommitdiff
path: root/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
blob: 221154573d314f7c5cc4637fe5f6ecb1c0f2ae69 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.029167                       # Number of seconds simulated
sim_ticks                                 29167093500                       # Number of ticks simulated
final_tick                                29167093500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 198361                       # Simulator instruction rate (inst/s)
host_op_rate                                   198361                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                               68729352                       # Simulator tick rate (ticks/s)
host_mem_usage                                 214912                       # Number of bytes of host memory used
host_seconds                                   424.38                       # Real time elapsed on the host
sim_insts                                    84179709                       # Number of instructions simulated
sim_ops                                      84179709                       # Number of ops (including micro ops) simulated
system.physmem.bytes_read                      332416                       # Number of bytes read from this memory
system.physmem.bytes_inst_read                 193856                       # Number of instructions bytes read from this memory
system.physmem.bytes_written                        0                       # Number of bytes written to this memory
system.physmem.num_reads                         5194                       # Number of read requests responded to by this memory
system.physmem.num_writes                           0                       # Number of write requests responded to by this memory
system.physmem.num_other                            0                       # Number of other requests responded to by this memory
system.physmem.bw_read                       11396953                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read                   6646394                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_total                      11396953                       # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits                           0                       # ITB hits
system.cpu.dtb.fetch_misses                         0                       # ITB misses
system.cpu.dtb.fetch_acv                            0                       # ITB acv
system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
system.cpu.dtb.read_hits                     25236325                       # DTB read hits
system.cpu.dtb.read_misses                     540509                       # DTB read misses
system.cpu.dtb.read_acv                             0                       # DTB read access violations
system.cpu.dtb.read_accesses                 25776834                       # DTB read accesses
system.cpu.dtb.write_hits                     7362909                       # DTB write hits
system.cpu.dtb.write_misses                      1032                       # DTB write misses
system.cpu.dtb.write_acv                            0                       # DTB write access violations
system.cpu.dtb.write_accesses                 7363941                       # DTB write accesses
system.cpu.dtb.data_hits                     32599234                       # DTB hits
system.cpu.dtb.data_misses                     541541                       # DTB misses
system.cpu.dtb.data_acv                             0                       # DTB access violations
system.cpu.dtb.data_accesses                 33140775                       # DTB accesses
system.cpu.itb.fetch_hits                    18604047                       # ITB hits
system.cpu.itb.fetch_misses                        85                       # ITB misses
system.cpu.itb.fetch_acv                            0                       # ITB acv
system.cpu.itb.fetch_accesses                18604132                       # ITB accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.read_acv                             0                       # DTB read access violations
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.write_acv                            0                       # DTB write access violations
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.data_hits                            0                       # DTB hits
system.cpu.itb.data_misses                          0                       # DTB misses
system.cpu.itb.data_acv                             0                       # DTB access violations
system.cpu.itb.data_accesses                        0                       # DTB accesses
system.cpu.workload.num_syscalls                  389                       # Number of system calls
system.cpu.numCycles                         58334188                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.BPredUnit.lookups                 18443606                       # Number of BP lookups
system.cpu.BPredUnit.condPredicted           13550904                       # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect            1909309                       # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups              15151906                       # Number of BTB lookups
system.cpu.BPredUnit.BTBHits                 11744171                       # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS                  1797123                       # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect                2508                       # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles           19753130                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                      155901269                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                    18443606                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches           13541294                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                      28873870                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                 8029527                       # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles                3519156                       # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles                   49                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles          1819                       # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines                  18604047                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes                633220                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples           58241050                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.676828                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             3.252315                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                 29367180     50.42%     50.42% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                  2937608      5.04%     55.47% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                  2015194      3.46%     58.93% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                  3338566      5.73%     64.66% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                  4094138      7.03%     71.69% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                  1423310      2.44%     74.13% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                  1755062      3.01%     77.15% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  1585835      2.72%     79.87% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                 11724157     20.13%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total             58241050                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.316171                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        2.672554                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                 21649179                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles               2708949                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                  27144653                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles                658698                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles                6079571                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved              2969190                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                 13806                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts              150046107                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts                 43597                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles                6079571                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                 23241789                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                  566661                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles           6095                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                  26202396                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles               2144538                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts              144061667                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                     3                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents                 244284                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents               1605069                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands           105522995                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups             186327738                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups        175726328                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups          10601410                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps              68427361                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                 37095634                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts                535                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts            531                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                   6071657                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads             29750182                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores             9383371                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads           2457988                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores           836885                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                  120824169                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded                 510                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                 104934850                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued            288533                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined        35688110                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined     27652526                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved            121                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples      58241050                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.801733                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.850509                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0            19806248     34.01%     34.01% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1            11039636     18.96%     52.96% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2             9348946     16.05%     69.01% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3             6752104     11.59%     80.61% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4             5521673      9.48%     90.09% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5             2974014      5.11%     95.20% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6             1775531      3.05%     98.24% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7              852122      1.46%     99.71% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8              170776      0.29%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total        58241050                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                  161609      9.97%      9.97% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%      9.97% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      9.97% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                   218      0.01%      9.98% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%      9.98% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                  6469      0.40%     10.38% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                 2295      0.14%     10.52% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                845619     52.17%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     62.69% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                 527151     32.52%     95.21% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite                 77634      4.79%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                 7      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu              63561145     60.57%     60.57% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult               485535      0.46%     61.03% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     61.03% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd             2794061      2.66%     63.70% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp              115045      0.11%     63.81% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt             2411045      2.30%     66.10% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult             308682      0.29%     66.40% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv              763571      0.73%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                318      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.13% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead             27006510     25.74%     92.86% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite             7488931      7.14%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total              104934850                       # Type of FU issued
system.cpu.iq.rate                           1.798857                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                     1620995                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.015448                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads          254843963                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes         146750024                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses     92740043                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads            15176315                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes            9791044                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses      7062550                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses               98540004                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                 8015834                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads          1319105                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads      9753984                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses        15279                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation        28494                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores      2882268                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads        10177                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked             1                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles                6079571                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                   81043                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                 15363                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts           132624218                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts            876009                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts              29750182                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts              9383371                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts                510                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                    184                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                    33                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents          28494                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect        1787084                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect       342134                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts              2129218                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts             102333218                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts              25777384                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           2601632                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                      11799539                       # number of nop insts executed
system.cpu.iew.exec_refs                     33141424                       # number of memory reference insts executed
system.cpu.iew.exec_branches                 12916232                       # Number of branches executed
system.cpu.iew.exec_stores                    7364040                       # Number of stores executed
system.cpu.iew.exec_rate                     1.754258                       # Inst execution rate
system.cpu.iew.wb_sent                      101006568                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                      99802593                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                  67789343                       # num instructions producing a value
system.cpu.iew.wb_consumers                  93484829                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       1.710877                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.725137                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts       91903055                       # The number of committed instructions
system.cpu.commit.commitCommittedOps         91903055                       # The number of committed instructions
system.cpu.commit.commitSquashedInsts        40723267                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls             389                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts           1895854                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples     52161479                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.761895                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.510937                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0     23655247     45.35%     45.35% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1     11195713     21.46%     66.81% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2      5070133      9.72%     76.53% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3      2810925      5.39%     81.92% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4      1675607      3.21%     85.13% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5      1392452      2.67%     87.80% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6       795157      1.52%     89.33% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7       831289      1.59%     90.92% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8      4734956      9.08%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total     52161479                       # Number of insts commited each cycle
system.cpu.commit.committedInsts             91903055                       # Number of instructions committed
system.cpu.commit.committedOps               91903055                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                       26497301                       # Number of memory references committed
system.cpu.commit.loads                      19996198                       # Number of loads committed
system.cpu.commit.membars                           0                       # Number of memory barriers committed
system.cpu.commit.branches                   10240685                       # Number of branches committed
system.cpu.commit.fp_insts                    6862061                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                  79581076                       # Number of committed integer instructions.
system.cpu.commit.function_calls              1029620                       # Number of function calls committed.
system.cpu.commit.bw_lim_events               4734956                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                    180051805                       # The number of ROB reads
system.cpu.rob.rob_writes                   271380444                       # The number of ROB writes
system.cpu.timesIdled                            2277                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                           93138                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                    84179709                       # Number of Instructions Simulated
system.cpu.committedOps                      84179709                       # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total              84179709                       # Number of Instructions Simulated
system.cpu.cpi                               0.692972                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.692972                       # CPI: Total CPI of All Threads
system.cpu.ipc                               1.443060                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.443060                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads                138495671                       # number of integer regfile reads
system.cpu.int_regfile_writes                75435014                       # number of integer regfile writes
system.cpu.fp_regfile_reads                   6177236                       # number of floating regfile reads
system.cpu.fp_regfile_writes                  6044349                       # number of floating regfile writes
system.cpu.misc_regfile_reads                  715554                       # number of misc regfile reads
system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
system.cpu.icache.replacements                   8695                       # number of replacements
system.cpu.icache.tagsinuse               1593.002324                       # Cycle average of tags in use
system.cpu.icache.total_refs                 18592194                       # Total number of references to valid blocks.
system.cpu.icache.sampled_refs                  10628                       # Sample count of references to valid blocks.
system.cpu.icache.avg_refs                1749.359616                       # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::cpu.inst    1593.002324                       # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst      0.777833                       # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total         0.777833                       # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst     18592194                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total        18592194                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst      18592194                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total         18592194                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst     18592194                       # number of overall hits
system.cpu.icache.overall_hits::total        18592194                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst        11853                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total         11853                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst        11853                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total          11853                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst        11853                       # number of overall misses
system.cpu.icache.overall_misses::total         11853                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst    188036500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total    188036500                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst    188036500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total    188036500                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst    188036500                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total    188036500                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst     18604047                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total     18604047                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst     18604047                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total     18604047                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst     18604047                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total     18604047                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000637                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.000637                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.000637                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 15864.042858                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 15864.042858                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 15864.042858                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.ReadReq_mshr_hits::cpu.inst         1225                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total         1225                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst         1225                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total         1225                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst         1225                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total         1225                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst        10628                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total        10628                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst        10628                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total        10628                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst        10628                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total        10628                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    124769000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total    124769000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst    124769000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total    124769000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst    124769000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total    124769000                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000571                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000571                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000571                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11739.649981                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11739.649981                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11739.649981                       # average overall mshr miss latency
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.replacements                    159                       # number of replacements
system.cpu.dcache.tagsinuse               1462.507461                       # Cycle average of tags in use
system.cpu.dcache.total_refs                 30399158                       # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs                   2246                       # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs               13534.798753                       # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data    1462.507461                       # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data      0.357057                       # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total         0.357057                       # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data     23906051                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total        23906051                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data      6493055                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total        6493055                       # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data           52                       # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total           52                       # number of LoadLockedReq hits
system.cpu.dcache.demand_hits::cpu.data      30399106                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total         30399106                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data     30399106                       # number of overall hits
system.cpu.dcache.overall_hits::total        30399106                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data          938                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total           938                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data         8048                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total         8048                       # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data            1                       # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total            1                       # number of LoadLockedReq misses
system.cpu.dcache.demand_misses::cpu.data         8986                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total           8986                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data         8986                       # number of overall misses
system.cpu.dcache.overall_misses::total          8986                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data     28163500                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total     28163500                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data    289889000                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total    289889000                       # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data        38000                       # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total        38000                       # number of LoadLockedReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data    318052500                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total    318052500                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data    318052500                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total    318052500                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data     23906989                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total     23906989                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data      6501103                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total      6501103                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data           53                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total           53                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data     30408092                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total     30408092                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data     30408092                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total     30408092                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.000039                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.001238                       # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.018868                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.000296                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.000296                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 30025.053305                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 36020.004970                       # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data        38000                       # average LoadLockedReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 35394.224349                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 35394.224349                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs         2500                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                 1                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs         2500                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks::writebacks          108                       # number of writebacks
system.cpu.dcache.writebacks::total               108                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data          424                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total          424                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data         6317                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total         6317                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data         6741                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total         6741                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data         6741                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total         6741                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data          514                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total          514                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data         1731                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total         1731                       # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data            1                       # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total            1                       # number of LoadLockedReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data         2245                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total         2245                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data         2245                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total         2245                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data     16469500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total     16469500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data     61655000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total     61655000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data        35000                       # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total        35000                       # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data     78124500                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total     78124500                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data     78124500                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total     78124500                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.000021                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.000266                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.018868                       # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.000074                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.000074                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 32041.828794                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35618.139804                       # average WriteReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data        35000                       # average LoadLockedReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34799.331849                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34799.331849                       # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.l2cache.replacements                     0                       # number of replacements
system.cpu.l2cache.tagsinuse              2400.275766                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                    7666                       # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs                  3556                       # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs                  2.155793                       # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::writebacks    17.633584                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.inst   2000.487710                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.data    382.154472                       # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks     0.000538                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst     0.061050                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data     0.011662                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::total        0.073251                       # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst         7599                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data           56                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total           7655                       # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks          108                       # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total          108                       # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data           25                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total           25                       # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst         7599                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data           81                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total            7680                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst         7599                       # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data           81                       # number of overall hits
system.cpu.l2cache.overall_hits::total           7680                       # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst         3029                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data          459                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total         3488                       # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data         1706                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total         1706                       # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.inst         3029                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data         2165                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total          5194                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst         3029                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data         2165                       # number of overall misses
system.cpu.l2cache.overall_misses::total         5194                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst    103998000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data     15794500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total    119792500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data     59244000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total     59244000                       # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst    103998000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data     75038500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total    179036500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst    103998000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data     75038500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total    179036500                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst        10628                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data          515                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total        11143                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks          108                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total          108                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data         1731                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total         1731                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst        10628                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data         2246                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total        12874                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst        10628                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data         2246                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total        12874                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.285002                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.891262                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.985557                       # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst     0.285002                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data     0.963936                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst     0.285002                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data     0.963936                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34334.103665                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34410.675381                       # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34726.846424                       # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34334.103665                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34659.815242                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34334.103665                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34659.815242                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         3029                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data          459                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::total         3488                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data         1706                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total         1706                       # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst         3029                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data         2165                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total         5194                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst         3029                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data         2165                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total         5194                       # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     94144500                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data     14345500                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total    108490000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data     53828000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total     53828000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     94144500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data     68173500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total    162318000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     94144500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data     68173500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total    162318000                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.285002                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.891262                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.985557                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.285002                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.963936                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.285002                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.963936                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31081.049851                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31253.812636                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31552.168816                       # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31081.049851                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31488.914550                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31081.049851                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31488.914550                       # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate

---------- End Simulation Statistics   ----------