blob: fb3f0ce4de43d84b6237fad02c57502adf59558d (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
|
---------- Begin Simulation Statistics ----------
sim_seconds 0.000011 # Number of seconds simulated
sim_ticks 11369000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
host_inst_rate 133340 # Simulator instruction rate (inst/s)
host_tick_rate 154514196 # Simulator tick rate (ticks/s)
host_mem_usage 245132 # Number of bytes of host memory used
host_seconds 0.07 # Real time elapsed on the host
sim_insts 9809 # Number of instructions simulated
system.cpu.workload.num_syscalls 11 # Number of system calls
system.cpu.numCycles 22739 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 2757 # Number of BP lookups
system.cpu.BPredUnit.condPredicted 2757 # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect 485 # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups 2530 # Number of BTB lookups
system.cpu.BPredUnit.BTBHits 929 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles 1700 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 12836 # Number of instructions fetch has processed
system.cpu.fetch.Branches 2757 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 929 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 3597 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 497 # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.CacheLines 1700 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 237 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples 13282 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 1.734377 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.109101 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0 9775 73.60% 73.60% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 168 1.26% 74.86% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 126 0.95% 75.81% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 226 1.70% 77.51% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4 192 1.45% 78.96% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 168 1.26% 80.22% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6 259 1.95% 82.17% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7 168 1.26% 83.44% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8 2200 16.56% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 13282 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.121245 # Number of branch fetches per cycle
system.cpu.fetch.rate 0.564493 # Number of inst fetches per cycle
system.cpu.decode.IdleCycles 7076 # Number of cycles decode is idle
system.cpu.decode.BlockedCycles 1369 # Number of cycles decode is blocked
system.cpu.decode.RunCycles 3285 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 77 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 1475 # Number of cycles decode is squashing
system.cpu.decode.DecodedInsts 22079 # Number of instructions handled by decode
system.cpu.rename.SquashCycles 1475 # Number of cycles rename is squashing
system.cpu.rename.IdleCycles 7317 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 565 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 440 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 3105 # Number of cycles rename is running
system.cpu.rename.UnblockCycles 380 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 21002 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 3 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 52 # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents 248 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands 19737 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 44285 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 44269 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 16 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 9368 # Number of HB maps that are committed
system.cpu.rename.UndoneMaps 10369 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 32 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 31 # count of temporary serializing insts renamed
system.cpu.rename.skidInsts 1483 # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads 2081 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 1618 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 14 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 3 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 18991 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 33 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued 16049 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 54 # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined 8597 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 10847 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 20 # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples 13282 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 1.208327 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 1.917321 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0 8198 61.72% 61.72% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1 1295 9.75% 71.47% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2 980 7.38% 78.85% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 727 5.47% 84.32% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4 779 5.87% 90.19% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 582 4.38% 94.57% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 507 3.82% 98.39% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 167 1.26% 99.65% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 47 0.35% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total 13282 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 101 68.71% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 68.71% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead 27 18.37% 87.07% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 19 12.93% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 4 0.02% 0.02% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu 12887 80.30% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.32% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead 1771 11.03% 91.36% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 1387 8.64% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 16049 # Type of FU issued
system.cpu.iq.rate 0.705792 # Inst issue rate
system.cpu.iq.fu_busy_cnt 147 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.009159 # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads 45572 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 27629 # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses 15050 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 9 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 4 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 4 # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses 16187 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 5 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 69 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads 1025 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 12 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 14 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 684 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 1475 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 187 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 20 # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts 19024 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 215 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts 2081 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 1618 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 33 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 12 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 14 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 69 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 498 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 567 # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts 15360 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 1657 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 689 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
system.cpu.iew.exec_refs 2952 # number of memory reference insts executed
system.cpu.iew.exec_branches 1546 # Number of branches executed
system.cpu.iew.exec_stores 1295 # Number of stores executed
system.cpu.iew.exec_rate 0.675491 # Inst execution rate
system.cpu.iew.wb_sent 15177 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 15054 # cumulative count of insts written-back
system.cpu.iew.wb_producers 9950 # num instructions producing a value
system.cpu.iew.wb_consumers 14675 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 0.662034 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.678024 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 9809 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 9214 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 13 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 485 # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples 11807 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 0.830778 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 1.597683 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0 8187 69.34% 69.34% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1 1225 10.38% 79.72% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2 582 4.93% 84.64% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 958 8.11% 92.76% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4 396 3.35% 96.11% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5 132 1.12% 97.23% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 128 1.08% 98.31% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 58 0.49% 98.81% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 141 1.19% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 11807 # Number of insts commited each cycle
system.cpu.commit.count 9809 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 1990 # Number of memory references committed
system.cpu.commit.loads 1056 # Number of loads committed
system.cpu.commit.membars 0 # Number of memory barriers committed
system.cpu.commit.branches 1214 # Number of branches committed
system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
system.cpu.commit.int_insts 9714 # Number of committed integer instructions.
system.cpu.commit.function_calls 0 # Number of function calls committed.
system.cpu.commit.bw_lim_events 141 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
system.cpu.rob.rob_reads 30689 # The number of ROB reads
system.cpu.rob.rob_writes 39546 # The number of ROB writes
system.cpu.timesIdled 184 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 9457 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 9809 # Number of Instructions Simulated
system.cpu.committedInsts_total 9809 # Number of Instructions Simulated
system.cpu.cpi 2.318177 # CPI: Cycles Per Instruction
system.cpu.cpi_total 2.318177 # CPI: Total CPI of All Threads
system.cpu.ipc 0.431373 # IPC: Instructions Per Cycle
system.cpu.ipc_total 0.431373 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 22959 # number of integer regfile reads
system.cpu.int_regfile_writes 13989 # number of integer regfile writes
system.cpu.fp_regfile_reads 4 # number of floating regfile reads
system.cpu.misc_regfile_reads 6812 # number of misc regfile reads
system.cpu.icache.replacements 0 # number of replacements
system.cpu.icache.tagsinuse 144.881621 # Cycle average of tags in use
system.cpu.icache.total_refs 1339 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 295 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 4.538983 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0 144.881621 # Average occupied blocks per context
system.cpu.icache.occ_percent::0 0.070743 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits 1339 # number of ReadReq hits
system.cpu.icache.demand_hits 1339 # number of demand (read+write) hits
system.cpu.icache.overall_hits 1339 # number of overall hits
system.cpu.icache.ReadReq_misses 361 # number of ReadReq misses
system.cpu.icache.demand_misses 361 # number of demand (read+write) misses
system.cpu.icache.overall_misses 361 # number of overall misses
system.cpu.icache.ReadReq_miss_latency 13205500 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency 13205500 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency 13205500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses 1700 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses 1700 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses 1700 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.212353 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.212353 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.212353 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency 36580.332410 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency 36580.332410 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency 36580.332410 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.icache.ReadReq_mshr_hits 66 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits 66 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits 66 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses 295 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses 295 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses 295 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency 10355500 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency 10355500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency 10355500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.173529 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.173529 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.173529 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35103.389831 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 35103.389831 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 35103.389831 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 0 # number of replacements
system.cpu.dcache.tagsinuse 85.872025 # Cycle average of tags in use
system.cpu.dcache.total_refs 2039 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 143 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 14.258741 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0 85.872025 # Average occupied blocks per context
system.cpu.dcache.occ_percent::0 0.020965 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits 1418 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits 621 # number of WriteReq hits
system.cpu.dcache.demand_hits 2039 # number of demand (read+write) hits
system.cpu.dcache.overall_hits 2039 # number of overall hits
system.cpu.dcache.ReadReq_misses 113 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses 313 # number of WriteReq misses
system.cpu.dcache.demand_misses 426 # number of demand (read+write) misses
system.cpu.dcache.overall_misses 426 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency 3899000 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency 10668500 # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency 14567500 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency 14567500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses 1531 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 934 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.demand_accesses 2465 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses 2465 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate 0.073808 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate 0.335118 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate 0.172819 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate 0.172819 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 34504.424779 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 34084.664537 # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency 34196.009390 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 34196.009390 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks 0 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits 46 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits 236 # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits 282 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits 282 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses 67 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses 77 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses 144 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses 144 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency 2354500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency 2772000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency 5126500 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency 5126500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.043762 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.082441 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate 0.058418 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate 0.058418 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35141.791045 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36000 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 35600.694444 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 35600.694444 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
system.cpu.l2cache.tagsinuse 178.189347 # Cycle average of tags in use
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 359 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0.005571 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::0 178.189347 # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0 0.005438 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits 2 # number of overall hits
system.cpu.l2cache.ReadReq_misses 360 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses 77 # number of ReadExReq misses
system.cpu.l2cache.demand_misses 437 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses 437 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency 12329000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency 2664000 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency 14993000 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency 14993000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses 362 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses 77 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses 439 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses 439 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate 0.994475 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate 0.995444 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate 0.995444 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency 34247.222222 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 34597.402597 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency 34308.924485 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34308.924485 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks 0 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses 360 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses 77 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses 437 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses 437 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency 11174500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2417500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency 13592000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency 13592000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.994475 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate 0.995444 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate 0.995444 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31040.277778 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31396.103896 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31102.974828 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31102.974828 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
|