summaryrefslogtreecommitdiff
path: root/tests/quick/se/02.insttest/ref/riscv/linux-rv64d/simple-timing/stats.txt
blob: 13b031fa93f3e560996be208209b329280541137 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.000497                       # Number of seconds simulated
sim_ticks                                   497165500                       # Number of ticks simulated
final_tick                                  497165500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                  27513                       # Simulator instruction rate (inst/s)
host_op_rate                                    27513                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                               45717681                       # Simulator tick rate (ticks/s)
host_mem_usage                                 243824                       # Number of bytes of host memory used
host_seconds                                    10.87                       # Real time elapsed on the host
sim_insts                                      299191                       # Number of instructions simulated
sim_ops                                        299191                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.physmem.bytes_read::cpu.inst             61760                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data             20224                       # Number of bytes read from this memory
system.physmem.bytes_read::total                81984                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst        61760                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total           61760                       # Number of instructions bytes read from this memory
system.physmem.num_reads::cpu.inst                965                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data                316                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                  1281                       # Number of read requests responded to by this memory
system.physmem.bw_read::cpu.inst            124224227                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data             40678607                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total               164902834                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst       124224227                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total          124224227                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_total::cpu.inst           124224227                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data            40678607                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total              164902834                       # Total bandwidth to/from this memory (bytes/s)
system.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.workload.num_syscalls                  162                       # Number of system calls
system.cpu.pwrStateResidencyTicks::ON       497165500                       # Cumulative time (in ticks) in various power states
system.cpu.numCycles                           994331                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.committedInsts                      299191                       # Number of instructions committed
system.cpu.committedOps                        299191                       # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses                299008                       # Number of integer alu accesses
system.cpu.num_fp_alu_accesses                   1025                       # Number of float alu accesses
system.cpu.num_func_calls                       21816                       # number of times a function call or return occured
system.cpu.num_conditional_control_insts        44561                       # number of instructions that are conditional controls
system.cpu.num_int_insts                       299008                       # number of integer instructions
system.cpu.num_fp_insts                          1025                       # number of float instructions
system.cpu.num_int_register_reads              394163                       # number of times the integer registers were read
system.cpu.num_int_register_writes             205779                       # number of times the integer registers were written
system.cpu.num_fp_register_reads                  851                       # number of times the floating registers were read
system.cpu.num_fp_register_writes                 688                       # number of times the floating registers were written
system.cpu.num_mem_refs                        118390                       # number of memory refs
system.cpu.num_load_insts                       69843                       # Number of load instructions
system.cpu.num_store_insts                      48547                       # Number of store instructions
system.cpu.num_idle_cycles                          0                       # Number of idle cycles
system.cpu.num_busy_cycles                     994331                       # Number of busy cycles
system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
system.cpu.idle_fraction                            0                       # Percentage of idle cycles
system.cpu.Branches                             66377                       # Number of branches fetched
system.cpu.op_class::No_OpClass                   162      0.05%      0.05% # Class of executed instruction
system.cpu.op_class::IntAlu                    179913     60.10%     60.15% # Class of executed instruction
system.cpu.op_class::IntMult                      466      0.16%     60.31% # Class of executed instruction
system.cpu.op_class::IntDiv                        40      0.01%     60.32% # Class of executed instruction
system.cpu.op_class::FloatAdd                     120      0.04%     60.36% # Class of executed instruction
system.cpu.op_class::FloatCmp                     157      0.05%     60.42% # Class of executed instruction
system.cpu.op_class::FloatCvt                      60      0.02%     60.44% # Class of executed instruction
system.cpu.op_class::FloatMult                     30      0.01%     60.45% # Class of executed instruction
system.cpu.op_class::FloatMultAcc                   0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::FloatDiv                      11      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::FloatMisc                      0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::FloatSqrt                      5      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdAdd                        0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdAddAcc                     0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdAlu                        0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdCmp                        0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdCvt                        0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdMisc                       0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdMult                       0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdMultAcc                    0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdShift                      0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdShiftAcc                   0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdSqrt                       0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatAdd                   0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatAlu                   0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatCmp                   0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatCvt                   0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatDiv                   0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatMisc                  0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatMult                  0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatMultAcc               0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::SimdFloatSqrt                  0      0.00%     60.45% # Class of executed instruction
system.cpu.op_class::MemRead                    69348     23.17%     83.62% # Class of executed instruction
system.cpu.op_class::MemWrite                   48400     16.17%     99.79% # Class of executed instruction
system.cpu.op_class::FloatMemRead                 495      0.17%     99.95% # Class of executed instruction
system.cpu.op_class::FloatMemWrite                147      0.05%    100.00% # Class of executed instruction
system.cpu.op_class::IprAccess                      0      0.00%    100.00% # Class of executed instruction
system.cpu.op_class::InstPrefetch                   0      0.00%    100.00% # Class of executed instruction
system.cpu.op_class::total                     299354                       # Class of executed instruction
system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.tags.replacements                 0                       # number of replacements
system.cpu.dcache.tags.tagsinuse           258.453748                       # Cycle average of tags in use
system.cpu.dcache.tags.total_refs              118073                       # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs               316                       # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs            373.648734                       # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data   258.453748                       # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data     0.063099                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total     0.063099                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024          316                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0            5                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1           15                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2          296                       # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024     0.077148                       # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses            237094                       # Number of tag accesses
system.cpu.dcache.tags.data_accesses           237094                       # Number of data accesses
system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.ReadReq_hits::cpu.data        69732                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total           69732                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data        48341                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total          48341                       # number of WriteReq hits
system.cpu.dcache.demand_hits::cpu.data        118073                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total           118073                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data       118073                       # number of overall hits
system.cpu.dcache.overall_hits::total          118073                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data          111                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total           111                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data          205                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total          205                       # number of WriteReq misses
system.cpu.dcache.demand_misses::cpu.data          316                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total            316                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data          316                       # number of overall misses
system.cpu.dcache.overall_misses::total           316                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data      6993000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total      6993000                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data     12915000                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total     12915000                       # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data     19908000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total     19908000                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data     19908000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total     19908000                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data        69843                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total        69843                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data        48546                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total        48546                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data       118389                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total       118389                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data       118389                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total       118389                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.001589                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.001589                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.004223                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.004223                       # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.002669                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.002669                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.002669                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.002669                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data        63000                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total        63000                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data        63000                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total        63000                       # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data        63000                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total        63000                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data        63000                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total        63000                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.dcache.ReadReq_mshr_misses::cpu.data          111                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total          111                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data          205                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total          205                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data          316                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total          316                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data          316                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total          316                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      6882000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total      6882000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data     12710000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total     12710000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data     19592000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total     19592000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data     19592000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total     19592000                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.001589                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.001589                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.004223                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.004223                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.002669                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.002669                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.002669                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.002669                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data        62000                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total        62000                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data        62000                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total        62000                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data        62000                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total        62000                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data        62000                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total        62000                       # average overall mshr miss latency
system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.cpu.icache.tags.replacements                26                       # number of replacements
system.cpu.icache.tags.tagsinuse           551.353598                       # Cycle average of tags in use
system.cpu.icache.tags.total_refs              298390                       # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs               965                       # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs            309.212435                       # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst   551.353598                       # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst     0.269216                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total     0.269216                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024          939                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0           61                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1          104                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2          774                       # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024     0.458496                       # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses            599675                       # Number of tag accesses
system.cpu.icache.tags.data_accesses           599675                       # Number of data accesses
system.cpu.icache.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.cpu.icache.ReadReq_hits::cpu.inst       298390                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total          298390                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst        298390                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total           298390                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst       298390                       # number of overall hits
system.cpu.icache.overall_hits::total          298390                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst          965                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total           965                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst          965                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total            965                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst          965                       # number of overall misses
system.cpu.icache.overall_misses::total           965                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst     60795500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total     60795500                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst     60795500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total     60795500                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst     60795500                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total     60795500                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst       299355                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total       299355                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst       299355                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total       299355                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst       299355                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total       299355                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.003224                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.003224                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.003224                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.003224                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.003224                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.003224                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 63000.518135                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 63000.518135                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 63000.518135                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 63000.518135                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 63000.518135                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 63000.518135                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.icache.writebacks::writebacks           26                       # number of writebacks
system.cpu.icache.writebacks::total                26                       # number of writebacks
system.cpu.icache.ReadReq_mshr_misses::cpu.inst          965                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total          965                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst          965                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total          965                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst          965                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total          965                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     59830500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total     59830500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst     59830500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total     59830500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst     59830500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total     59830500                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.003224                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.003224                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.003224                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.003224                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.003224                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.003224                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 62000.518135                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 62000.518135                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 62000.518135                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 62000.518135                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 62000.518135                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 62000.518135                       # average overall mshr miss latency
system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.tags.replacements                0                       # number of replacements
system.cpu.l2cache.tags.tagsinuse          821.156872                       # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs                 26                       # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs             1281                       # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs             0.020297                       # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::cpu.inst   562.696450                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.data   258.460422                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::cpu.inst     0.017172                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data     0.007888                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total     0.025060                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024         1281                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0           66                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1          119                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2         1096                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024     0.039093                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses            11737                       # Number of tag accesses
system.cpu.l2cache.tags.data_accesses           11737                       # Number of data accesses
system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.WritebackClean_hits::writebacks           26                       # number of WritebackClean hits
system.cpu.l2cache.WritebackClean_hits::total           26                       # number of WritebackClean hits
system.cpu.l2cache.ReadExReq_misses::cpu.data          205                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total          205                       # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst          965                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total          965                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data          111                       # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total          111                       # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst          965                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data          316                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total          1281                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst          965                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data          316                       # number of overall misses
system.cpu.l2cache.overall_misses::total         1281                       # number of overall misses
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data     12402500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total     12402500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     58383000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::total     58383000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data      6715500                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::total      6715500                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst     58383000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data     19118000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total     77501000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst     58383000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data     19118000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total     77501000                       # number of overall miss cycles
system.cpu.l2cache.WritebackClean_accesses::writebacks           26                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::total           26                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data          205                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total          205                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst          965                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::total          965                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data          111                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total          111                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst          965                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data          316                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total         1281                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst          965                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data          316                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total         1281                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst            1                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::total            1                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data            1                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::total            1                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst            1                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total            1                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst            1                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total            1                       # miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data        60500                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total        60500                       # average ReadExReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 60500.518135                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 60500.518135                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data        60500                       # average ReadSharedReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total        60500                       # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 60500.518135                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data        60500                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 60500.390320                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 60500.518135                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data        60500                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 60500.390320                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data          205                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total          205                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst          965                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total          965                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data          111                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::total          111                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst          965                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data          316                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total         1281                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst          965                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data          316                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total         1281                       # number of overall MSHR misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data     10352500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total     10352500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     48733000                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     48733000                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data      5605500                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total      5605500                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     48733000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data     15958000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total     64691000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     48733000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data     15958000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total     64691000                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data        50500                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total        50500                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 50500.518135                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 50500.518135                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data        50500                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total        50500                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 50500.518135                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data        50500                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 50500.390320                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 50500.518135                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data        50500                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 50500.390320                       # average overall mshr miss latency
system.cpu.toL2Bus.snoop_filter.tot_requests         1307                       # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests           26                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.snoop_filter.tot_snoops            0                       # Total number of snoops made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.cpu.toL2Bus.trans_dist::ReadResp          1076                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackClean           26                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq          205                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp          205                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq          965                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq          111                       # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side         1956                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          632                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total              2588                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        63424                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        20224                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total              83648                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops                           0                       # Total snoops (count)
system.cpu.toL2Bus.snoopTraffic                     0                       # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples         1281                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean               0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev              0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0               1281    100.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1                  0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value            0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total           1281                       # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy         679500                       # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization          0.1                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy       1447500                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization          0.3                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy        474000                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization          0.1                       # Layer utilization (%)
system.membus.snoop_filter.tot_requests          1281                       # Total number of requests made to the snoop filter.
system.membus.snoop_filter.hit_single_requests            0                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.pwrStateResidencyTicks::UNDEFINED    497165500                       # Cumulative time (in ticks) in various power states
system.membus.trans_dist::ReadResp               1076                       # Transaction distribution
system.membus.trans_dist::ReadExReq               205                       # Transaction distribution
system.membus.trans_dist::ReadExResp              205                       # Transaction distribution
system.membus.trans_dist::ReadSharedReq          1076                       # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port         2562                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                   2562                       # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        81984                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total                   81984                       # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops                                0                       # Total snoops (count)
system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples              1281                       # Request fanout histogram
system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::0                    1281    100.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
system.membus.snoop_fanout::total                1281                       # Request fanout histogram
system.membus.reqLayer0.occupancy             1281500                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               0.3                       # Layer utilization (%)
system.membus.respLayer1.occupancy            6405000                       # Layer occupancy (ticks)
system.membus.respLayer1.utilization              1.3                       # Layer utilization (%)

---------- End Simulation Statistics   ----------