summaryrefslogtreecommitdiff
path: root/tests/quick/se/02.insttest/ref/riscv/linux-rv64m/o3-timing/stats.txt
blob: 0be26640f2f26b925fad58631f86b0a44cbaeb65 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.000067                       # Number of seconds simulated
sim_ticks                                    66726000                       # Number of ticks simulated
final_tick                                   66726000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                  30660                       # Simulator instruction rate (inst/s)
host_op_rate                                    30660                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                               18058105                       # Simulator tick rate (ticks/s)
host_mem_usage                                 245440                       # Number of bytes of host memory used
host_seconds                                     3.70                       # Real time elapsed on the host
sim_insts                                      113291                       # Number of instructions simulated
sim_ops                                        113291                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.physmem.bytes_read::cpu.inst             49472                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data             16960                       # Number of bytes read from this memory
system.physmem.bytes_read::total                66432                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst        49472                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total           49472                       # Number of instructions bytes read from this memory
system.physmem.num_reads::cpu.inst                773                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data                265                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                  1038                       # Number of read requests responded to by this memory
system.physmem.bw_read::cpu.inst            741420136                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data            254173785                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total               995593921                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst       741420136                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total          741420136                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_total::cpu.inst           741420136                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data           254173785                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total              995593921                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                          1039                       # Number of read requests accepted
system.physmem.writeReqs                            0                       # Number of write requests accepted
system.physmem.readBursts                        1039                       # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM                    66496                       # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
system.physmem.bytesReadSys                     66496                       # Total read bytes from the system interface side
system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0                  89                       # Per bank write bursts
system.physmem.perBankRdBursts::1                   8                       # Per bank write bursts
system.physmem.perBankRdBursts::2                  16                       # Per bank write bursts
system.physmem.perBankRdBursts::3                 108                       # Per bank write bursts
system.physmem.perBankRdBursts::4                  64                       # Per bank write bursts
system.physmem.perBankRdBursts::5                  91                       # Per bank write bursts
system.physmem.perBankRdBursts::6                  61                       # Per bank write bursts
system.physmem.perBankRdBursts::7                  30                       # Per bank write bursts
system.physmem.perBankRdBursts::8                  56                       # Per bank write bursts
system.physmem.perBankRdBursts::9                  76                       # Per bank write bursts
system.physmem.perBankRdBursts::10                 79                       # Per bank write bursts
system.physmem.perBankRdBursts::11                 53                       # Per bank write bursts
system.physmem.perBankRdBursts::12                133                       # Per bank write bursts
system.physmem.perBankRdBursts::13                 64                       # Per bank write bursts
system.physmem.perBankRdBursts::14                104                       # Per bank write bursts
system.physmem.perBankRdBursts::15                  7                       # Per bank write bursts
system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
system.physmem.totGap                        66707000                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
system.physmem.readPktSize::6                    1039                       # Read request sizes (log2)
system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
system.physmem.rdQLenPdf::0                       580                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                       293                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                       111                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                        50                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                         5                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples          205                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean      313.131707                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean     191.178317                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev     319.046077                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127             71     34.63%     34.63% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255           47     22.93%     57.56% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383           29     14.15%     71.71% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511           11      5.37%     77.07% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639           11      5.37%     82.44% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767            6      2.93%     85.37% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895            3      1.46%     86.83% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023            5      2.44%     89.27% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151           22     10.73%    100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total            205                       # Bytes accessed per row activation
system.physmem.totQLat                       13576000                       # Total ticks spent queuing
system.physmem.totMemAccLat                  33057250                       # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat                      5195000                       # Total ticks spent in databus transfers
system.physmem.avgQLat                       13066.41                       # Average queueing delay per DRAM burst
system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
system.physmem.avgMemAccLat                  31816.41                       # Average memory access latency per DRAM burst
system.physmem.avgRdBW                         996.55                       # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys                      996.55                       # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil                           7.79                       # Data bus utilization in percentage
system.physmem.busUtilRead                       7.79                       # Data bus utilization in percentage for reads
system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
system.physmem.avgRdQLen                         1.69                       # Average read queue length when enqueuing
system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
system.physmem.readRowHits                        821                       # Number of row buffer hits during reads
system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   79.02                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
system.physmem.avgGap                        64203.08                       # Average gap between requests
system.physmem.pageHitRate                      79.02                       # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy                     835380                       # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy                     413655                       # Energy for precharge commands per rank (pJ)
system.physmem_0.readEnergy                   3334380                       # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy           4917120.000000                       # Energy for refresh commands per rank (pJ)
system.physmem_0.actBackEnergy                6568110                       # Energy for active background per rank (pJ)
system.physmem_0.preBackEnergy                 113280                       # Energy for precharge background per rank (pJ)
system.physmem_0.actPowerDownEnergy          22288140                       # Energy for active power-down per rank (pJ)
system.physmem_0.prePowerDownEnergy           1209600                       # Energy for precharge power-down per rank (pJ)
system.physmem_0.selfRefreshEnergy                  0                       # Energy for self refresh per rank (pJ)
system.physmem_0.totalEnergy                 39679665                       # Total energy per rank (pJ)
system.physmem_0.averagePower              594.663495                       # Core power per rank (mW)
system.physmem_0.totalIdleTime               51714500                       # Total Idle time Per DRAM Rank
system.physmem_0.memoryStateTime::IDLE          59500                       # Time in different power states
system.physmem_0.memoryStateTime::REF         2080000                       # Time in different power states
system.physmem_0.memoryStateTime::SREF              0                       # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN      3148750                       # Time in different power states
system.physmem_0.memoryStateTime::ACT        12569500                       # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN     48868250                       # Time in different power states
system.physmem_1.actEnergy                     721140                       # Energy for activate commands per rank (pJ)
system.physmem_1.preEnergy                     364320                       # Energy for precharge commands per rank (pJ)
system.physmem_1.readEnergy                   4084080                       # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy           4917120.000000                       # Energy for refresh commands per rank (pJ)
system.physmem_1.actBackEnergy                6353220                       # Energy for active background per rank (pJ)
system.physmem_1.preBackEnergy                 143040                       # Energy for precharge background per rank (pJ)
system.physmem_1.actPowerDownEnergy          20623170                       # Energy for active power-down per rank (pJ)
system.physmem_1.prePowerDownEnergy           2762880                       # Energy for precharge power-down per rank (pJ)
system.physmem_1.selfRefreshEnergy                  0                       # Energy for self refresh per rank (pJ)
system.physmem_1.totalEnergy                 39968970                       # Total energy per rank (pJ)
system.physmem_1.averagePower              598.999194                       # Core power per rank (mW)
system.physmem_1.totalIdleTime               52416000                       # Total Idle time Per DRAM Rank
system.physmem_1.memoryStateTime::IDLE         150500                       # Time in different power states
system.physmem_1.memoryStateTime::REF         2080000                       # Time in different power states
system.physmem_1.memoryStateTime::SREF              0                       # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN      7195250                       # Time in different power states
system.physmem_1.memoryStateTime::ACT        12079500                       # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN     45220750                       # Time in different power states
system.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.cpu.branchPred.lookups                   39966                       # Number of BP lookups
system.cpu.branchPred.condPredicted             24999                       # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect              2671                       # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups                33955                       # Number of BTB lookups
system.cpu.branchPred.BTBHits                   19441                       # Number of BTB hits
system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct             57.255191                       # BTB Hit Percentage
system.cpu.branchPred.usedRAS                       0                       # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect                  0                       # Number of incorrect RAS predictions.
system.cpu.branchPred.indirectLookups            7662                       # Number of indirect predictor lookups.
system.cpu.branchPred.indirectHits               3924                       # Number of indirect target hits.
system.cpu.branchPred.indirectMisses             3738                       # Number of indirect misses.
system.cpu.branchPredindirectMispredicted         1190                       # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.workload.num_syscalls                   45                       # Number of system calls
system.cpu.pwrStateResidencyTicks::ON        66726000                       # Cumulative time (in ticks) in various power states
system.cpu.numCycles                           133453                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.fetch.icacheStallCycles              32838                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                         168786                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                       39966                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches              23365                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                         44071                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                    5482                       # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles                  503                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.IcacheWaitRetryStallCycles          181                       # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines                     22322                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes                  1285                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples              80334                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.101053                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             2.833149                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                    43916     54.67%     54.67% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                     3396      4.23%     58.89% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                     6102      7.60%     66.49% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                     5424      6.75%     73.24% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                     2470      3.07%     76.32% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                     6562      8.17%     84.48% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                     1937      2.41%     86.90% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                     1614      2.01%     88.91% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                     8913     11.09%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total                80334                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.299476                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        1.264760                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                    33037                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles                 11879                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                     32363                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles                   923                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles                   2132                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved                 6308                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                   640                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts                 154953                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts                  1928                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles                   2132                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                    34625                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                    3379                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles           1413                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                     31599                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles                  7186                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts                 148471                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                    97                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents                      6                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LQFullEvents                    431                       # Number of times rename has blocked due to LQ full
system.cpu.rename.SQFullEvents                   6512                       # Number of times rename has blocked due to SQ full
system.cpu.rename.RenamedOperands              101480                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups                195404                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups           195404                       # Number of integer rename lookups
system.cpu.rename.CommittedMaps                 76188                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                    25292                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts                 58                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts             58                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                      3325                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads                28879                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores               22638                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads               630                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores               17                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                     137222                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded                  69                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                    131068                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued               381                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined           23997                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined        13432                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved             22                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples         80334                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.631538                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        2.013515                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0               38041     47.35%     47.35% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1               10252     12.76%     60.12% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2                8094     10.08%     70.19% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3                8074     10.05%     80.24% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4                5916      7.36%     87.61% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5                4749      5.91%     93.52% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6                3775      4.70%     98.22% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7                1117      1.39%     99.61% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8                 316      0.39%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total           80334                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                     175      6.09%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMultAcc                 0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMisc                    0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      6.09% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                   1363     47.43%     53.51% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite                  1336     46.49%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemRead                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemWrite                0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                45      0.03%      0.03% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu                 81693     62.33%     62.36% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult                  129      0.10%     62.46% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                    30      0.02%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMultAcc               0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMisc                  0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     62.48% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead                27948     21.32%     83.81% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite               21223     16.19%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemRead               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemWrite              0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total                 131068                       # Type of FU issued
system.cpu.iq.rate                           0.982129                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                        2874                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.021928                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads             345725                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes            161326                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses       125053                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads                   0                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes                  0                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses            0                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses                 133897                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                       0                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads             2531                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads         5099                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses            4                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation           35                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores         2926                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads            4                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked           101                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles                   2132                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                    2287                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                   246                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts              137289                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts               950                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts                 28879                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts                22638                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts                 67                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                      0                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                   254                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents             35                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect            498                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect         1893                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts                 2391                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts                126811                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts                 27146                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts              4257                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                             0                       # number of nop insts executed
system.cpu.iew.exec_refs                        47872                       # number of memory reference insts executed
system.cpu.iew.exec_branches                    29089                       # Number of branches executed
system.cpu.iew.exec_stores                      20726                       # Number of stores executed
system.cpu.iew.exec_rate                     0.950230                       # Inst execution rate
system.cpu.iew.wb_sent                         125714                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                        125053                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                     49299                       # num instructions producing a value
system.cpu.iew.wb_consumers                     72928                       # num instructions consuming a value
system.cpu.iew.wb_rate                       0.937056                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.675996                       # average fanout of values written-back
system.cpu.commit.commitSquashedInsts           24018                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls              45                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts              2062                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples        75915                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.492340                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.298348                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0        42174     55.55%     55.55% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1        10802     14.23%     69.78% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2         5429      7.15%     76.93% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3         4052      5.34%     82.27% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4         3273      4.31%     86.58% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5         3050      4.02%     90.60% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6         2519      3.32%     93.92% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7          909      1.20%     95.12% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8         3707      4.88%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total        75915                       # Number of insts commited each cycle
system.cpu.commit.committedInsts               113291                       # Number of instructions committed
system.cpu.commit.committedOps                 113291                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                          43492                       # Number of memory references committed
system.cpu.commit.loads                         23780                       # Number of loads committed
system.cpu.commit.membars                           0                       # Number of memory barriers committed
system.cpu.commit.branches                      25920                       # Number of branches committed
system.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                    113291                       # Number of committed integer instructions.
system.cpu.commit.function_calls                 8529                       # Number of function calls committed.
system.cpu.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
system.cpu.commit.op_class_0::IntAlu            69651     61.48%     61.48% # Class of committed instruction
system.cpu.commit.op_class_0::IntMult             122      0.11%     61.59% # Class of committed instruction
system.cpu.commit.op_class_0::IntDiv               26      0.02%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::FloatAdd              0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCmp              0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCvt              0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMult             0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMultAcc            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::FloatDiv              0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMisc             0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAdd               0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAlu               0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCmp               0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCvt               0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMisc              0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMult              0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShift             0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     61.61% # Class of committed instruction
system.cpu.commit.op_class_0::MemRead           23780     20.99%     82.60% # Class of committed instruction
system.cpu.commit.op_class_0::MemWrite          19712     17.40%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemRead            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemWrite            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total            113291                       # Class of committed instruction
system.cpu.commit.bw_lim_events                  3707                       # number cycles where commit BW limit reached
system.cpu.rob.rob_reads                       208932                       # The number of ROB reads
system.cpu.rob.rob_writes                      279096                       # The number of ROB writes
system.cpu.timesIdled                             413                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                           53119                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                      113291                       # Number of Instructions Simulated
system.cpu.committedOps                        113291                       # Number of Ops (including micro ops) Simulated
system.cpu.cpi                               1.177966                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         1.177966                       # CPI: Total CPI of All Threads
system.cpu.ipc                               0.848921                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         0.848921                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads                   166154                       # number of integer regfile reads
system.cpu.int_regfile_writes                   85972                       # number of integer regfile writes
system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.tags.replacements                 0                       # number of replacements
system.cpu.dcache.tags.tagsinuse           217.973737                       # Cycle average of tags in use
system.cpu.dcache.tags.total_refs               42393                       # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs               265                       # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs            159.973585                       # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data   217.973737                       # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data     0.053216                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total     0.053216                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024          265                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0            8                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1          257                       # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024     0.064697                       # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses             88473                       # Number of tag accesses
system.cpu.dcache.tags.data_accesses            88473                       # Number of data accesses
system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.ReadReq_hits::cpu.data        24147                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total           24147                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data        18246                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total          18246                       # number of WriteReq hits
system.cpu.dcache.demand_hits::cpu.data         42393                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total            42393                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data        42393                       # number of overall hits
system.cpu.dcache.overall_hits::total           42393                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data          245                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total           245                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data         1466                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total         1466                       # number of WriteReq misses
system.cpu.dcache.demand_misses::cpu.data         1711                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total           1711                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data         1711                       # number of overall misses
system.cpu.dcache.overall_misses::total          1711                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data     20376500                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total     20376500                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data     95969940                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total     95969940                       # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data    116346440                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total    116346440                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data    116346440                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total    116346440                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data        24392                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total        24392                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data        19712                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total        19712                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data        44104                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total        44104                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data        44104                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total        44104                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.010044                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.010044                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.074371                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.074371                       # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.038795                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.038795                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.038795                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.038795                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 83169.387755                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 83169.387755                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65463.806276                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 65463.806276                       # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 67999.088252                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 67999.088252                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 67999.088252                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 67999.088252                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs         5526                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                63                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs    87.714286                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.dcache.ReadReq_mshr_hits::cpu.data          175                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total          175                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data         1269                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total         1269                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data         1444                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total         1444                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data         1444                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total         1444                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data           70                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total           70                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data          197                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total          197                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data          267                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total          267                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data          267                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total          267                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      6394500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total      6394500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data     15710500                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total     15710500                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data     22105000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total     22105000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data     22105000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total     22105000                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.002870                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.002870                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.009994                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.009994                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006054                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.006054                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006054                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.006054                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data        91350                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total        91350                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79748.730964                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79748.730964                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 82790.262172                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 82790.262172                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 82790.262172                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 82790.262172                       # average overall mshr miss latency
system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.cpu.icache.tags.replacements                16                       # number of replacements
system.cpu.icache.tags.tagsinuse           390.097209                       # Cycle average of tags in use
system.cpu.icache.tags.total_refs               21273                       # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs               775                       # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs             27.449032                       # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst   390.097209                       # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst     0.190477                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total     0.190477                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024          759                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0           79                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1          680                       # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024     0.370605                       # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses             45403                       # Number of tag accesses
system.cpu.icache.tags.data_accesses            45403                       # Number of data accesses
system.cpu.icache.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.cpu.icache.ReadReq_hits::cpu.inst        21273                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total           21273                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst         21273                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total            21273                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst        21273                       # number of overall hits
system.cpu.icache.overall_hits::total           21273                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst         1041                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total          1041                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst         1041                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total           1041                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst         1041                       # number of overall misses
system.cpu.icache.overall_misses::total          1041                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst     81501497                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total     81501497                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst     81501497                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total     81501497                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst     81501497                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total     81501497                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst        22314                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total        22314                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst        22314                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total        22314                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst        22314                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total        22314                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.046652                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.046652                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.046652                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.046652                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.046652                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.046652                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 78291.543708                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 78291.543708                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 78291.543708                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 78291.543708                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 78291.543708                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 78291.543708                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs         2316                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                36                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs    64.333333                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.icache.writebacks::writebacks           16                       # number of writebacks
system.cpu.icache.writebacks::total                16                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits::cpu.inst          266                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total          266                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst          266                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total          266                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst          266                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total          266                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst          775                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total          775                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst          775                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total          775                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst          775                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total          775                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     65524999                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total     65524999                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst     65524999                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total     65524999                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst     65524999                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total     65524999                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.034732                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.034732                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.034732                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.034732                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.034732                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.034732                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 84548.385806                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 84548.385806                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 84548.385806                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 84548.385806                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 84548.385806                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 84548.385806                       # average overall mshr miss latency
system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.tags.replacements                0                       # number of replacements
system.cpu.l2cache.tags.tagsinuse          612.345284                       # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs                 16                       # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs             1038                       # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs             0.015414                       # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::cpu.inst   394.329847                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.data   218.015437                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::cpu.inst     0.012034                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data     0.006653                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total     0.018687                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024         1038                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0           87                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1          951                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024     0.031677                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses             9486                       # Number of tag accesses
system.cpu.l2cache.tags.data_accesses            9486                       # Number of data accesses
system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.WritebackClean_hits::writebacks           16                       # number of WritebackClean hits
system.cpu.l2cache.WritebackClean_hits::total           16                       # number of WritebackClean hits
system.cpu.l2cache.ReadExReq_misses::cpu.data          197                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total          197                       # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst          773                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total          773                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data           70                       # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total           70                       # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst          773                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data          267                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total          1040                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst          773                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data          267                       # number of overall misses
system.cpu.l2cache.overall_misses::total         1040                       # number of overall misses
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data     15415000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total     15415000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     64356500                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::total     64356500                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data      6291000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::total      6291000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst     64356500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data     21706000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total     86062500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst     64356500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data     21706000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total     86062500                       # number of overall miss cycles
system.cpu.l2cache.WritebackClean_accesses::writebacks           16                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.WritebackClean_accesses::total           16                       # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data          197                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total          197                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst          773                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::total          773                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data           70                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total           70                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst          773                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data          267                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total         1040                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst          773                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data          267                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total         1040                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst            1                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::total            1                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data            1                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::total            1                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst            1                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total            1                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst            1                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total            1                       # miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 78248.730964                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 78248.730964                       # average ReadExReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83255.498060                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83255.498060                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 89871.428571                       # average ReadSharedReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 89871.428571                       # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83255.498060                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81295.880150                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 82752.403846                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83255.498060                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81295.880150                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 82752.403846                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data          197                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total          197                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst          773                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total          773                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data           70                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::total           70                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst          773                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data          267                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total         1040                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst          773                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data          267                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total         1040                       # number of overall MSHR misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data     13445000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total     13445000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     56626500                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     56626500                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data      5611000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total      5611000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     56626500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data     19056000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total     75682500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     56626500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data     19056000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total     75682500                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 68248.730964                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 68248.730964                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 73255.498060                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 73255.498060                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 80157.142857                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 80157.142857                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 73255.498060                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71370.786517                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 72771.634615                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 73255.498060                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71370.786517                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 72771.634615                       # average overall mshr miss latency
system.cpu.toL2Bus.snoop_filter.tot_requests         1058                       # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests           18                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.snoop_filter.tot_snoops            0                       # Total number of snoops made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.cpu.toL2Bus.trans_dist::ReadResp           843                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::WritebackClean           16                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq          197                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp          197                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq          775                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq           70                       # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side         1564                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          532                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total              2096                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        50496                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        16960                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total              67456                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops                           2                       # Total snoops (count)
system.cpu.toL2Bus.snoopTraffic                   128                       # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples         1042                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean        0.001919                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev       0.043790                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0               1040     99.81%     99.81% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1                  2      0.19%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total           1042                       # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy         545000                       # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization          0.8                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy       1162500                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization          1.7                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy        397500                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization          0.6                       # Layer utilization (%)
system.membus.snoop_filter.tot_requests          1039                       # Total number of requests made to the snoop filter.
system.membus.snoop_filter.hit_single_requests            0                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.pwrStateResidencyTicks::UNDEFINED     66726000                       # Cumulative time (in ticks) in various power states
system.membus.trans_dist::ReadResp                841                       # Transaction distribution
system.membus.trans_dist::ReadExReq               197                       # Transaction distribution
system.membus.trans_dist::ReadExResp              197                       # Transaction distribution
system.membus.trans_dist::ReadSharedReq           842                       # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port         2077                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                   2077                       # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        66432                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total                   66432                       # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops                                0                       # Total snoops (count)
system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples              1039                       # Request fanout histogram
system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::0                    1039    100.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
system.membus.snoop_fanout::total                1039                       # Request fanout histogram
system.membus.reqLayer0.occupancy             1253500                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               1.9                       # Layer utilization (%)
system.membus.respLayer1.occupancy            5477500                       # Layer occupancy (ticks)
system.membus.respLayer1.utilization              8.2                       # Layer utilization (%)

---------- End Simulation Statistics   ----------