summaryrefslogtreecommitdiff
path: root/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/stats.txt
blob: 4050dbfe47f489778bb711a36d57da88a3bcee72 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.000030                       # Number of seconds simulated
sim_ticks                                    29908500                       # Number of ticks simulated
final_tick                                   29908500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                  19226                       # Simulator instruction rate (inst/s)
host_op_rate                                    19225                       # Simulator op (including micro ops) rate (op/s)
host_tick_rate                               39829510                       # Simulator tick rate (ticks/s)
host_mem_usage                                 234412                       # Number of bytes of host memory used
host_seconds                                     0.75                       # Real time elapsed on the host
sim_insts                                       14436                       # Number of instructions simulated
sim_ops                                         14436                       # Number of ops (including micro ops) simulated
system.voltage_domain.voltage                       1                       # Voltage in Volts
system.clk_domain.clock                          1000                       # Clock period in ticks
system.physmem.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.physmem.bytes_read::cpu.inst             23360                       # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data              9408                       # Number of bytes read from this memory
system.physmem.bytes_read::total                32768                       # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst        23360                       # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total           23360                       # Number of instructions bytes read from this memory
system.physmem.num_reads::cpu.inst                365                       # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data                147                       # Number of read requests responded to by this memory
system.physmem.num_reads::total                   512                       # Number of read requests responded to by this memory
system.physmem.bw_read::cpu.inst            781048866                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data            314559406                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::total              1095608272                       # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst       781048866                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total          781048866                       # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_total::cpu.inst           781048866                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data           314559406                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total             1095608272                       # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs                           513                       # Number of read requests accepted
system.physmem.writeReqs                            0                       # Number of write requests accepted
system.physmem.readBursts                         513                       # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM                    32832                       # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
system.physmem.bytesReadSys                     32832                       # Total read bytes from the system interface side
system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0                 105                       # Per bank write bursts
system.physmem.perBankRdBursts::1                  28                       # Per bank write bursts
system.physmem.perBankRdBursts::2                  55                       # Per bank write bursts
system.physmem.perBankRdBursts::3                  27                       # Per bank write bursts
system.physmem.perBankRdBursts::4                  23                       # Per bank write bursts
system.physmem.perBankRdBursts::5                   0                       # Per bank write bursts
system.physmem.perBankRdBursts::6                  32                       # Per bank write bursts
system.physmem.perBankRdBursts::7                  38                       # Per bank write bursts
system.physmem.perBankRdBursts::8                   7                       # Per bank write bursts
system.physmem.perBankRdBursts::9                   4                       # Per bank write bursts
system.physmem.perBankRdBursts::10                  2                       # Per bank write bursts
system.physmem.perBankRdBursts::11                  0                       # Per bank write bursts
system.physmem.perBankRdBursts::12                 57                       # Per bank write bursts
system.physmem.perBankRdBursts::13                 31                       # Per bank write bursts
system.physmem.perBankRdBursts::14                 63                       # Per bank write bursts
system.physmem.perBankRdBursts::15                 41                       # Per bank write bursts
system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
system.physmem.totGap                        29877000                       # Total gap between requests
system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
system.physmem.readPktSize::6                     513                       # Read request sizes (log2)
system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
system.physmem.rdQLenPdf::0                       282                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1                       156                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2                        58                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3                        13                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4                         3                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
system.physmem.bytesPerActivate::samples           78                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::mean      394.666667                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::gmean     253.933476                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::stdev     348.475070                       # Bytes accessed per row activation
system.physmem.bytesPerActivate::0-127             17     21.79%     21.79% # Bytes accessed per row activation
system.physmem.bytesPerActivate::128-255           19     24.36%     46.15% # Bytes accessed per row activation
system.physmem.bytesPerActivate::256-383           12     15.38%     61.54% # Bytes accessed per row activation
system.physmem.bytesPerActivate::384-511            5      6.41%     67.95% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639            5      6.41%     74.36% # Bytes accessed per row activation
system.physmem.bytesPerActivate::640-767            1      1.28%     75.64% # Bytes accessed per row activation
system.physmem.bytesPerActivate::768-895            6      7.69%     83.33% # Bytes accessed per row activation
system.physmem.bytesPerActivate::896-1023            1      1.28%     84.62% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151           12     15.38%    100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total             78                       # Bytes accessed per row activation
system.physmem.totQLat                        6719500                       # Total ticks spent queuing
system.physmem.totMemAccLat                  16338250                       # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat                      2565000                       # Total ticks spent in databus transfers
system.physmem.avgQLat                       13098.44                       # Average queueing delay per DRAM burst
system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
system.physmem.avgMemAccLat                  31848.44                       # Average memory access latency per DRAM burst
system.physmem.avgRdBW                        1097.75                       # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys                     1097.75                       # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil                           8.58                       # Data bus utilization in percentage
system.physmem.busUtilRead                       8.58                       # Data bus utilization in percentage for reads
system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
system.physmem.avgRdQLen                         1.64                       # Average read queue length when enqueuing
system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
system.physmem.readRowHits                        424                       # Number of row buffer hits during reads
system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
system.physmem.readRowHitRate                   82.65                       # Row buffer hit rate for reads
system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
system.physmem.avgGap                        58239.77                       # Average gap between requests
system.physmem.pageHitRate                      82.65                       # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy                     357000                       # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy                     174570                       # Energy for precharge commands per rank (pJ)
system.physmem_0.readEnergy                   2199120                       # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy           1843920.000000                       # Energy for refresh commands per rank (pJ)
system.physmem_0.actBackEnergy                3644010                       # Energy for active background per rank (pJ)
system.physmem_0.preBackEnergy                  63360                       # Energy for precharge background per rank (pJ)
system.physmem_0.actPowerDownEnergy           9899190                       # Energy for active power-down per rank (pJ)
system.physmem_0.prePowerDownEnergy             16800                       # Energy for precharge power-down per rank (pJ)
system.physmem_0.selfRefreshEnergy                  0                       # Energy for self refresh per rank (pJ)
system.physmem_0.totalEnergy                 18197970                       # Total energy per rank (pJ)
system.physmem_0.averagePower              608.449701                       # Core power per rank (mW)
system.physmem_0.totalIdleTime               21617000                       # Total Idle time Per DRAM Rank
system.physmem_0.memoryStateTime::IDLE          40500                       # Time in different power states
system.physmem_0.memoryStateTime::REF          780000                       # Time in different power states
system.physmem_0.memoryStateTime::SREF              0                       # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN        44000                       # Time in different power states
system.physmem_0.memoryStateTime::ACT         7338500                       # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN     21705500                       # Time in different power states
system.physmem_1.actEnergy                     278460                       # Energy for activate commands per rank (pJ)
system.physmem_1.preEnergy                     121440                       # Energy for precharge commands per rank (pJ)
system.physmem_1.readEnergy                   1463700                       # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy           1843920.000000                       # Energy for refresh commands per rank (pJ)
system.physmem_1.actBackEnergy                2521680                       # Energy for active background per rank (pJ)
system.physmem_1.preBackEnergy                  86880                       # Energy for precharge background per rank (pJ)
system.physmem_1.actPowerDownEnergy          10427010                       # Energy for active power-down per rank (pJ)
system.physmem_1.prePowerDownEnergy            493920                       # Energy for precharge power-down per rank (pJ)
system.physmem_1.selfRefreshEnergy                  0                       # Energy for self refresh per rank (pJ)
system.physmem_1.totalEnergy                 17237010                       # Total energy per rank (pJ)
system.physmem_1.averagePower              576.319973                       # Core power per rank (mW)
system.physmem_1.totalIdleTime               24154250                       # Total Idle time Per DRAM Rank
system.physmem_1.memoryStateTime::IDLE         143000                       # Time in different power states
system.physmem_1.memoryStateTime::REF          780000                       # Time in different power states
system.physmem_1.memoryStateTime::SREF              0                       # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN      1286000                       # Time in different power states
system.physmem_1.memoryStateTime::ACT         4831250                       # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN     22868250                       # Time in different power states
system.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.cpu.branchPred.lookups                   12304                       # Number of BP lookups
system.cpu.branchPred.condPredicted              7429                       # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect              1435                       # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups                 9156                       # Number of BTB lookups
system.cpu.branchPred.BTBHits                       0                       # Number of BTB hits
system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct              0.000000                       # BTB Hit Percentage
system.cpu.branchPred.usedRAS                     730                       # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect                166                       # Number of incorrect RAS predictions.
system.cpu.branchPred.indirectLookups            9156                       # Number of indirect predictor lookups.
system.cpu.branchPred.indirectHits               1824                       # Number of indirect target hits.
system.cpu.branchPred.indirectMisses             7332                       # Number of indirect misses.
system.cpu.branchPredindirectMispredicted          865                       # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock                       500                       # Clock period in ticks
system.cpu.workload.num_syscalls                   18                       # Number of system calls
system.cpu.pwrStateResidencyTicks::ON        29908500                       # Cumulative time (in ticks) in various power states
system.cpu.numCycles                            59818                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.fetch.icacheStallCycles              15502                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                          57440                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                       12304                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches               2554                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                         17524                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                    3065                       # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles                    5                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles          1117                       # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles           12                       # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines                      7446                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes                   730                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples              35692                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              1.609324                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             2.874327                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                    23194     64.98%     64.98% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                     4479     12.55%     77.53% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                      496      1.39%     78.92% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                      441      1.24%     80.16% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                      761      2.13%     82.29% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                      680      1.91%     84.20% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                      284      0.80%     84.99% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                      358      1.00%     85.99% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                     4999     14.01%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total                35692                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.205691                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        0.960246                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                    12333                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles                 13299                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                      7732                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles                   796                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles                   1532                       # Number of cycles decode is squashing
system.cpu.decode.DecodedInsts                  41071                       # Number of instructions handled by decode
system.cpu.rename.SquashCycles                   1532                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                    13082                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                    2036                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles           9748                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                      7750                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles                  1544                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts                  36233                       # Number of instructions processed by rename
system.cpu.rename.IQFullEvents                     13                       # Number of times rename has blocked due to IQ full
system.cpu.rename.SQFullEvents                   1128                       # Number of times rename has blocked due to SQ full
system.cpu.rename.RenamedOperands               31392                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups                 65112                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups            53717                       # Number of integer rename lookups
system.cpu.rename.CommittedMaps                 13819                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                    17573                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts                793                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts            793                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                      4281                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads                 4496                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores                2885                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads                12                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores                8                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                      28450                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded                 744                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                     25030                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued               132                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined           14758                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined        11000                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved            269                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples         35692                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         0.701278                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.501683                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0               26611     74.56%     74.56% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1                3173      8.89%     83.45% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2                1585      4.44%     87.89% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3                1525      4.27%     92.16% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4                1196      3.35%     95.51% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5                 748      2.10%     97.61% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6                 484      1.36%     98.96% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7                 276      0.77%     99.74% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8                  94      0.26%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total           35692                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                     164     53.07%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMultAcc                 0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMisc                    0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     53.07% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                     53     17.15%     70.23% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite                    92     29.77%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemRead                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMemWrite                0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu                 18344     73.29%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult                    0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMultAcc               0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMisc                  0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     73.29% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead                 4185     16.72%     90.01% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite                2501      9.99%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemRead               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMemWrite              0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total                  25030                       # Type of FU issued
system.cpu.iq.rate                           0.418436                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                         309                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.012345                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads              86193                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes             43979                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses        22369                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads                   0                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes                  0                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses            0                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses                  25339                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                       0                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads               32                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads         2271                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses            4                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation           28                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores         1437                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked            22                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles                   1532                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                    2073                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                    16                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts               30726                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts               235                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts                  4496                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts                 2885                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts                744                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                      7                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                     4                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents             28                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect            207                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect         1574                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts                 1781                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts                 23432                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts                  3882                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts              1598                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                          1532                       # number of nop insts executed
system.cpu.iew.exec_refs                         6190                       # number of memory reference insts executed
system.cpu.iew.exec_branches                     4984                       # Number of branches executed
system.cpu.iew.exec_stores                       2308                       # Number of stores executed
system.cpu.iew.exec_rate                     0.391722                       # Inst execution rate
system.cpu.iew.wb_sent                          22840                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                         22369                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                     10409                       # num instructions producing a value
system.cpu.iew.wb_consumers                     13648                       # num instructions consuming a value
system.cpu.iew.wb_rate                       0.373951                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.762676                       # average fanout of values written-back
system.cpu.commit.commitSquashedInsts           15475                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls             475                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts              1435                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples        32615                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     0.464878                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     1.257144                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0        25974     79.64%     79.64% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1         3555     10.90%     90.54% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2         1191      3.65%     94.19% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3          577      1.77%     95.96% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4          319      0.98%     96.94% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5          311      0.95%     97.89% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6          392      1.20%     99.09% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7           57      0.17%     99.27% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8          239      0.73%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total        32615                       # Number of insts commited each cycle
system.cpu.commit.committedInsts                15162                       # Number of instructions committed
system.cpu.commit.committedOps                  15162                       # Number of ops (including micro ops) committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                           3673                       # Number of memory references committed
system.cpu.commit.loads                          2225                       # Number of loads committed
system.cpu.commit.membars                           0                       # Number of memory barriers committed
system.cpu.commit.branches                       3358                       # Number of branches committed
system.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                     12174                       # Number of committed integer instructions.
system.cpu.commit.function_calls                  187                       # Number of function calls committed.
system.cpu.commit.op_class_0::No_OpClass          726      4.79%      4.79% # Class of committed instruction
system.cpu.commit.op_class_0::IntAlu            10763     70.99%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::IntMult               0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::IntDiv                0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::FloatAdd              0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCmp              0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCvt              0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMult             0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMultAcc            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::FloatDiv              0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMisc             0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAdd               0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdAlu               0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCmp               0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdCvt               0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMisc              0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMult              0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShift             0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     75.77% # Class of committed instruction
system.cpu.commit.op_class_0::MemRead            2225     14.67%     90.45% # Class of committed instruction
system.cpu.commit.op_class_0::MemWrite           1448      9.55%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemRead            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMemWrite            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total             15162                       # Class of committed instruction
system.cpu.commit.bw_lim_events                   239                       # number cycles where commit BW limit reached
system.cpu.rob.rob_reads                        62190                       # The number of ROB reads
system.cpu.rob.rob_writes                       64431                       # The number of ROB writes
system.cpu.timesIdled                             194                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                           24126                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                       14436                       # Number of Instructions Simulated
system.cpu.committedOps                         14436                       # Number of Ops (including micro ops) Simulated
system.cpu.cpi                               4.143669                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         4.143669                       # CPI: Total CPI of All Threads
system.cpu.ipc                               0.241332                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         0.241332                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads                    36473                       # number of integer regfile reads
system.cpu.int_regfile_writes                   20293                       # number of integer regfile writes
system.cpu.misc_regfile_reads                    8093                       # number of misc regfile reads
system.cpu.misc_regfile_writes                    569                       # number of misc regfile writes
system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.tags.replacements                 0                       # number of replacements
system.cpu.dcache.tags.tagsinuse            99.156027                       # Cycle average of tags in use
system.cpu.dcache.tags.total_refs                4579                       # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs               146                       # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs             31.363014                       # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.tags.occ_blocks::cpu.data    99.156027                       # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data     0.024208                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total     0.024208                       # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024          146                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0           21                       # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1          125                       # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024     0.035645                       # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses             10412                       # Number of tag accesses
system.cpu.dcache.tags.data_accesses            10412                       # Number of data accesses
system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.cpu.dcache.ReadReq_hits::cpu.data         3540                       # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total            3540                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data         1033                       # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total           1033                       # number of WriteReq hits
system.cpu.dcache.SwapReq_hits::cpu.data            6                       # number of SwapReq hits
system.cpu.dcache.SwapReq_hits::total               6                       # number of SwapReq hits
system.cpu.dcache.demand_hits::cpu.data          4573                       # number of demand (read+write) hits
system.cpu.dcache.demand_hits::total             4573                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits::cpu.data         4573                       # number of overall hits
system.cpu.dcache.overall_hits::total            4573                       # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data          145                       # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total           145                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data          409                       # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total          409                       # number of WriteReq misses
system.cpu.dcache.demand_misses::cpu.data          554                       # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total            554                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data          554                       # number of overall misses
system.cpu.dcache.overall_misses::total           554                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data     11443500                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total     11443500                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data     29003985                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total     29003985                       # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data     40447485                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total     40447485                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data     40447485                       # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total     40447485                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data         3685                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total         3685                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data         1442                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total         1442                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SwapReq_accesses::cpu.data            6                       # number of SwapReq accesses(hits+misses)
system.cpu.dcache.SwapReq_accesses::total            6                       # number of SwapReq accesses(hits+misses)
system.cpu.dcache.demand_accesses::cpu.data         5127                       # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses::total         5127                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses::cpu.data         5127                       # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total         5127                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.039349                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total     0.039349                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.283634                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total     0.283634                       # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data     0.108055                       # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total     0.108055                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data     0.108055                       # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total     0.108055                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 78920.689655                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 78920.689655                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 70914.388753                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 70914.388753                       # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 73009.900722                       # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency::total 73009.900722                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 73009.900722                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::total 73009.900722                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs         1437                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                19                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs    75.631579                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.dcache.ReadReq_mshr_hits::cpu.data           80                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total           80                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data          326                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total          326                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data          406                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total          406                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data          406                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits::total          406                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data           65                       # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total           65                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data           83                       # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total           83                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data          148                       # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total          148                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data          148                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total          148                       # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      6078000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total      6078000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      6888000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total      6888000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::cpu.data     12966000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency::total     12966000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data     12966000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total     12966000                       # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.017639                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.017639                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.057559                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.057559                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.028867                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total     0.028867                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.028867                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total     0.028867                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 93507.692308                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 93507.692308                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 82987.951807                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 82987.951807                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 87608.108108                       # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::total 87608.108108                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 87608.108108                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 87608.108108                       # average overall mshr miss latency
system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.cpu.icache.tags.replacements                 0                       # number of replacements
system.cpu.icache.tags.tagsinuse           204.744610                       # Cycle average of tags in use
system.cpu.icache.tags.total_refs                6856                       # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs               367                       # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs             18.681199                       # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.tags.occ_blocks::cpu.inst   204.744610                       # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst     0.099973                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total     0.099973                       # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024          367                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0           92                       # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1          275                       # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024     0.179199                       # Percentage of cache occupancy per task id
system.cpu.icache.tags.tag_accesses             15259                       # Number of tag accesses
system.cpu.icache.tags.data_accesses            15259                       # Number of data accesses
system.cpu.icache.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.cpu.icache.ReadReq_hits::cpu.inst         6856                       # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total            6856                       # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst          6856                       # number of demand (read+write) hits
system.cpu.icache.demand_hits::total             6856                       # number of demand (read+write) hits
system.cpu.icache.overall_hits::cpu.inst         6856                       # number of overall hits
system.cpu.icache.overall_hits::total            6856                       # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst          590                       # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total           590                       # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst          590                       # number of demand (read+write) misses
system.cpu.icache.demand_misses::total            590                       # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst          590                       # number of overall misses
system.cpu.icache.overall_misses::total           590                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency::cpu.inst     45890500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_latency::total     45890500                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency::cpu.inst     45890500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency::total     45890500                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst     45890500                       # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total     45890500                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst         7446                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total         7446                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst         7446                       # number of demand (read+write) accesses
system.cpu.icache.demand_accesses::total         7446                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses::cpu.inst         7446                       # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total         7446                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.079237                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total     0.079237                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst     0.079237                       # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total     0.079237                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst     0.079237                       # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total     0.079237                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 77780.508475                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_miss_latency::total 77780.508475                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 77780.508475                       # average overall miss latency
system.cpu.icache.demand_avg_miss_latency::total 77780.508475                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 77780.508475                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total 77780.508475                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs          123                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 1                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs          123                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.icache.ReadReq_mshr_hits::cpu.inst          223                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total          223                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst          223                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total          223                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst          223                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total          223                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst          367                       # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total          367                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst          367                       # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total          367                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst          367                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total          367                       # number of overall MSHR misses
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     30255500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_latency::total     30255500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::cpu.inst     30255500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency::total     30255500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::cpu.inst     30255500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total     30255500                       # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.049288                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total     0.049288                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.049288                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total     0.049288                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.049288                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total     0.049288                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 82440.054496                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 82440.054496                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 82440.054496                       # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::total 82440.054496                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 82440.054496                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 82440.054496                       # average overall mshr miss latency
system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.tags.replacements                0                       # number of replacements
system.cpu.l2cache.tags.tagsinuse          303.310888                       # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs                  2                       # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs              511                       # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs             0.003914                       # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::cpu.inst   204.103605                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.data    99.207284                       # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::cpu.inst     0.006229                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data     0.003028                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total     0.009256                       # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024          511                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0          112                       # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1          399                       # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024     0.015594                       # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses             4631                       # Number of tag accesses
system.cpu.l2cache.tags.data_accesses            4631                       # Number of data accesses
system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.cpu.l2cache.ReadCleanReq_hits::cpu.inst            2                       # number of ReadCleanReq hits
system.cpu.l2cache.ReadCleanReq_hits::total            2                       # number of ReadCleanReq hits
system.cpu.l2cache.demand_hits::cpu.inst            2                       # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total               2                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst            2                       # number of overall hits
system.cpu.l2cache.overall_hits::total              2                       # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data           83                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total           83                       # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst          365                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total          365                       # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data           65                       # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total           65                       # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst          365                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data          148                       # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total           513                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst          365                       # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data          148                       # number of overall misses
system.cpu.l2cache.overall_misses::total          513                       # number of overall misses
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data      6762500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total      6762500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     29682000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadCleanReq_miss_latency::total     29682000                       # number of ReadCleanReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data      5983000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.ReadSharedReq_miss_latency::total      5983000                       # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst     29682000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data     12745500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total     42427500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst     29682000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data     12745500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total     42427500                       # number of overall miss cycles
system.cpu.l2cache.ReadExReq_accesses::cpu.data           83                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total           83                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst          367                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::total          367                       # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data           65                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total           65                       # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst          367                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data          148                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total          515                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst          367                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data          148                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total          515                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.994550                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.994550                       # miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data            1                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_miss_rate::total            1                       # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst     0.994550                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total     0.996117                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst     0.994550                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total     0.996117                       # miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 81475.903614                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 81475.903614                       # average ReadExReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 81320.547945                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 81320.547945                       # average ReadCleanReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 92046.153846                       # average ReadSharedReq miss latency
system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 92046.153846                       # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 81320.547945                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 86118.243243                       # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 82704.678363                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 81320.547945                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 86118.243243                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::total 82704.678363                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           83                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total           83                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst          365                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total          365                       # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data           65                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::total           65                       # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst          365                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data          148                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total          513                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst          365                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data          148                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total          513                       # number of overall MSHR misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      5932500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      5932500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     26032000                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     26032000                       # number of ReadCleanReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data      5353000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total      5353000                       # number of ReadSharedReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     26032000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data     11285500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::total     37317500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     26032000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data     11285500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::total     37317500                       # number of overall MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.994550                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.994550                       # mshr miss rate for ReadCleanReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.994550                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total     0.996117                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.994550                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total     0.996117                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71475.903614                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71475.903614                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 71320.547945                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 71320.547945                       # average ReadCleanReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 82353.846154                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 82353.846154                       # average ReadSharedReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 71320.547945                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 76253.378378                       # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 72743.664717                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 71320.547945                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 76253.378378                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 72743.664717                       # average overall mshr miss latency
system.cpu.toL2Bus.snoop_filter.tot_requests          515                       # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests            2                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.snoop_filter.tot_snoops            0                       # Total number of snoops made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.cpu.toL2Bus.trans_dist::ReadResp           430                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq           83                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp           83                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq          367                       # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq           65                       # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          734                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          294                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total              1028                       # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        23488                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side         9344                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total              32832                       # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops                           0                       # Total snoops (count)
system.cpu.toL2Bus.snoopTraffic                     0                       # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples          515                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean        0.003883                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev       0.062257                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0                513     99.61%     99.61% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1                  2      0.39%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total            515                       # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy         257500                       # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization          0.9                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy        550500                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization          1.8                       # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy        219000                       # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization          0.7                       # Layer utilization (%)
system.membus.snoop_filter.tot_requests           513                       # Total number of requests made to the snoop filter.
system.membus.snoop_filter.hit_single_requests            0                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
system.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.membus.pwrStateResidencyTicks::UNDEFINED     29908500                       # Cumulative time (in ticks) in various power states
system.membus.trans_dist::ReadResp                428                       # Transaction distribution
system.membus.trans_dist::ReadExReq                83                       # Transaction distribution
system.membus.trans_dist::ReadExResp               83                       # Transaction distribution
system.membus.trans_dist::ReadSharedReq           430                       # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port         1024                       # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total                   1024                       # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        32704                       # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total                   32704                       # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops                                0                       # Total snoops (count)
system.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples               513                       # Request fanout histogram
system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
system.membus.snoop_fanout::0                     513    100.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
system.membus.snoop_fanout::total                 513                       # Request fanout histogram
system.membus.reqLayer0.occupancy              627500                       # Layer occupancy (ticks)
system.membus.reqLayer0.utilization               2.1                       # Layer utilization (%)
system.membus.respLayer1.occupancy            2707250                       # Layer occupancy (ticks)
system.membus.respLayer1.utilization              9.1                       # Layer utilization (%)

---------- End Simulation Statistics   ----------