summaryrefslogtreecommitdiff
path: root/util/tlm/sc_port.hh
blob: 374a3cfc9e21b454cd91e6a1108ea3c25faeee6f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
/*
 * Copyright (c) 2015, University of Kaiserslautern
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are
 * met:
 *
 * 1. Redistributions of source code must retain the above copyright notice,
 *    this list of conditions and the following disclaimer.
 *
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 *
 * 3. Neither the name of the copyright holder nor the names of its
 *    contributors may be used to endorse or promote products derived from
 *    this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER
 * OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 * Authors: Matthias Jung
 */

#ifndef __SIM_SC_TRANSACTOR_HH__
#define __SIM_SC_TRANSACTOR_HH__

#include <tlm_utils/simple_initiator_socket.h>

#include <map>
#include <systemc>
#include <tlm>

#include "mem/external_slave.hh"
#include "sc_mm.hh"
#include "sc_module.hh"

namespace Gem5SystemC
{
/**
 * Test that gem5 is at the same time as SystemC
 */
#define CAUGHT_UP do { \
    assert(curTick() == sc_core::sc_time_stamp().value()); \
} while (0)


class sc_transactor : public tlm::tlm_initiator_socket<>,
        public tlm::tlm_bw_transport_if<>,
        public ExternalSlave::Port
{
  public:
    sc_transactor &iSocket;

    /**
     * A 'Fake Payload Event Queue', similar to the TLM PEQs. This will help
     * that gem5 behaves like a normal TLM Initiator
     */
    template<typename OWNER>
    class payloadEvent : public Event
    {
        public:
        OWNER &port;
        const std::string eventName;
        void (OWNER::* handler)(payloadEvent<OWNER> * pe,
            tlm::tlm_generic_payload& trans,
            const tlm::tlm_phase &phase);

        protected:
        tlm::tlm_generic_payload *t;
        tlm::tlm_phase p;

        void process() { (port.*handler)(this,*t, p); }

        public:
        const std::string name() const { return eventName; }

        payloadEvent(
            OWNER &port_,
            void (OWNER::* handler_)(payloadEvent<OWNER> * pe,
                tlm::tlm_generic_payload& trans,
                const tlm::tlm_phase &phase),
            const std::string &event_name) :
            port(port_),
            eventName(event_name),
            handler(handler_)
        { }

        /// Schedule an event into gem5
        void
        notify(tlm::tlm_generic_payload& trans,
           const tlm::tlm_phase &phase,
           const sc_core::sc_time& delay)
        {
            assert(!scheduled());

            t = &trans;
            p = phase;

            /**
             * Get time from SystemC as this will alway be more up to date
             * than gem5's
             */
            Tick nextEventTick = sc_core::sc_time_stamp().value()
                + delay.value();

            port.owner.wakeupEventQueue(nextEventTick);
            port.owner.schedule(this, nextEventTick);
       }
    };

    /** One instance of pe and the related callback needed */
    //payloadEvent<sc_transactor> pe;
    void pec(payloadEvent<sc_transactor> * pe,
        tlm::tlm_generic_payload& trans, const tlm::tlm_phase& phase);

    /**
     * A transaction after BEGIN_REQ has been sent but before END_REQ, which
     * is blocking the request channel (Exlusion Rule, see IEEE1666)
     */
    tlm::tlm_generic_payload *blockingRequest;

    /**
     * Did another gem5 request arrive while currently blocked?
     * This variable is needed when a retry should happen
     */
    bool needToSendRequestRetry;

    /**
     * A response which has been asked to retry by gem5 and so is blocking
     * the response channel
     */
    tlm::tlm_generic_payload *blockingResponse;

  protected:
    /** The gem5 Port slave interface */
    Tick recvAtomic(PacketPtr packet);
    void recvFunctional(PacketPtr packet);
    bool recvTimingReq(PacketPtr packet);
    bool recvTimingSnoopResp(PacketPtr packet);
    void recvRespRetry();
    void recvFunctionalSnoop(PacketPtr packet);

    /** The TLM initiator interface */
    tlm::tlm_sync_enum nb_transport_bw(tlm::tlm_generic_payload& trans,
                                       tlm::tlm_phase& phase,
                                       sc_core::sc_time& t);

    void invalidate_direct_mem_ptr(sc_dt::uint64 start_range,
                                   sc_dt::uint64 end_range);

  public:
    sc_transactor(const std::string &name_,
           const std::string &systemc_name,
           ExternalSlave &owner_);
};

void registerPort(const std::string &name, Port &port);

void registerSCPorts();

}

#endif // __SIM_SC_PORT_HH__