summaryrefslogtreecommitdiff
path: root/src/arch/arm/insts/mem.cc
diff options
context:
space:
mode:
authorGiacomo Travaglini <giacomo.travaglini@arm.com>2019-01-18 17:14:56 +0000
committerGiacomo Travaglini <giacomo.travaglini@arm.com>2019-01-23 14:08:55 +0000
commit51aba755390f96a7f1d997b1849bd47072823dea (patch)
treeef44039597cb235602b4a6bd0834f70aace41f57 /src/arch/arm/insts/mem.cc
parente1ef0270da9626bd45f4ad1375c9a3d8bccd6fa7 (diff)
downloadgem5-51aba755390f96a7f1d997b1849bd47072823dea.tar.xz
arch-arm: Remove SWP and SWPB instructions
The SWP and SWPB instructions have been removed from AArch32. It was previously (ARMv7) possible to enable them with the ID_ISAR0.Swap bits, which are now hardcoded to 0b0000 (SWP and SWPB not implemented) Change-Id: Ic32b534454a7e0f7494a6f0b5e11182c65b3fe24 Signed-off-by: Giacomo Travaglini <giacomo.travaglini@arm.com> Reviewed-by: Andreas Sandberg <andreas.sandberg@arm.com> Reviewed-on: https://gem5-review.googlesource.com/c/15815 Maintainer: Andreas Sandberg <andreas.sandberg@arm.com>
Diffstat (limited to 'src/arch/arm/insts/mem.cc')
-rw-r--r--src/arch/arm/insts/mem.cc14
1 files changed, 0 insertions, 14 deletions
diff --git a/src/arch/arm/insts/mem.cc b/src/arch/arm/insts/mem.cc
index 3b57aae64..9cc9af025 100644
--- a/src/arch/arm/insts/mem.cc
+++ b/src/arch/arm/insts/mem.cc
@@ -78,20 +78,6 @@ MemoryReg::printOffset(std::ostream &os) const
}
string
-Swap::generateDisassembly(Addr pc, const SymbolTable *symtab) const
-{
- stringstream ss;
- printMnemonic(ss);
- printIntReg(ss, dest);
- ss << ", ";
- printIntReg(ss, op1);
- ss << ", [";
- printIntReg(ss, base);
- ss << "]";
- return ss.str();
-}
-
-string
RfeOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const
{
stringstream ss;