diff options
author | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:01 -0500 |
---|---|---|
committer | Gabe Black <gblack@eecs.umich.edu> | 2010-06-02 12:58:01 -0500 |
commit | 81fdced83f21db2fc1da1541365166fbd5918027 (patch) | |
tree | 977dffd524f89206f9607b8b9f82ede94e42db20 /src/arch/arm/isa/operands.isa | |
parent | 321d3a6e8c9ed9511f7944c8ad8dbd16508cb5ad (diff) | |
download | gem5-81fdced83f21db2fc1da1541365166fbd5918027.tar.xz |
ARM: Define the load instructions from outside the decoder.
Diffstat (limited to 'src/arch/arm/isa/operands.isa')
-rw-r--r-- | src/arch/arm/isa/operands.isa | 7 |
1 files changed, 7 insertions, 0 deletions
diff --git a/src/arch/arm/isa/operands.isa b/src/arch/arm/isa/operands.isa index fefe9d925..f5d3e1042 100644 --- a/src/arch/arm/isa/operands.isa +++ b/src/arch/arm/isa/operands.isa @@ -69,6 +69,13 @@ let {{ }}; def operands {{ + #Abstracted integer reg operands + 'Dest': ('IntReg', 'uw', 'dest', 'IsInteger', 0, + maybePCRead, maybePCWrite), + 'Base': ('IntReg', 'uw', 'base', 'IsInteger', 1, + maybePCRead, maybePCWrite), + 'Index': ('IntReg', 'uw', 'index', 'IsInteger', 2, + maybePCRead, maybePCWrite), #General Purpose Integer Reg Operands 'Rd': ('IntReg', 'uw', 'RD', 'IsInteger', 1, maybePCRead, maybePCWrite), 'Rm': ('IntReg', 'uw', 'RM', 'IsInteger', 2, maybePCRead, maybePCWrite), |