summaryrefslogtreecommitdiff
path: root/src
diff options
context:
space:
mode:
authorGabe Black <gabeblack@google.com>2019-03-07 00:45:09 -0800
committerGabe Black <gabeblack@google.com>2019-03-15 18:38:35 +0000
commit993c26938cb73239838893e3f5e46635392ea488 (patch)
tree9fdc5b947df798923263c7c8d30327cd5ef73383 /src
parent6e8be00dff5717ba6bd066749d1847ea48680878 (diff)
downloadgem5-993c26938cb73239838893e3f5e46635392ea488.tar.xz
mem: Move the Port base class into sim.
The Port class is going to be officially used for more than just memory system connections. Change-Id: I493e721f99051865c5f0c06946a2303ff723c2af Reviewed-on: https://gem5-review.googlesource.com/c/public/gem5/+/17036 Reviewed-by: Andreas Sandberg <andreas.sandberg@arm.com> Reviewed-by: Nikos Nikoleris <nikos.nikoleris@arm.com> Maintainer: Andreas Sandberg <andreas.sandberg@arm.com>
Diffstat (limited to 'src')
-rw-r--r--src/mem/port.cc9
-rw-r--r--src/mem/port.hh45
-rw-r--r--src/sim/SConscript1
-rw-r--r--src/sim/port.cc53
-rw-r--r--src/sim/port.hh99
5 files changed, 154 insertions, 53 deletions
diff --git a/src/mem/port.cc b/src/mem/port.cc
index ab62ccf1d..6f72bbd38 100644
--- a/src/mem/port.cc
+++ b/src/mem/port.cc
@@ -51,15 +51,6 @@
#include "base/trace.hh"
#include "mem/mem_object.hh"
-Port::Port(const std::string &_name, PortID _id)
- : portName(_name), id(_id)
-{
-}
-
-Port::~Port()
-{
-}
-
BaseMasterPort::BaseMasterPort(const std::string &name, PortID _id)
: Port(name, _id), _baseSlavePort(NULL)
{
diff --git a/src/mem/port.hh b/src/mem/port.hh
index 2c30e31d1..77081db4d 100644
--- a/src/mem/port.hh
+++ b/src/mem/port.hh
@@ -52,53 +52,10 @@
#include "base/addr_range.hh"
#include "mem/packet.hh"
+#include "sim/port.hh"
class MemObject;
-/**
- * Ports are used to interface memory objects to each other. A port is
- * either a master or a slave and the connected peer is always of the
- * opposite role. Each port has a name, an owner, and an identifier.
- */
-class Port
-{
-
- private:
-
- /** Descriptive name (for DPRINTF output) */
- std::string portName;
-
- protected:
-
- /**
- * A numeric identifier to distinguish ports in a vector, and set
- * to InvalidPortID in case this port is not part of a vector.
- */
- const PortID id;
-
- /**
- * Abstract base class for ports
- *
- * @param _name Port name including the owners name
- * @param _id A port identifier for vector ports
- */
- Port(const std::string& _name, PortID _id);
-
- /**
- * Virtual destructor due to inheritance.
- */
- virtual ~Port();
-
- public:
-
- /** Return port name (for DPRINTF). */
- const std::string name() const { return portName; }
-
- /** Get the port id. */
- PortID getId() const { return id; }
-
-};
-
/** Forward declaration */
class BaseSlavePort;
diff --git a/src/sim/SConscript b/src/sim/SConscript
index 996a3324a..a59b0ed1a 100644
--- a/src/sim/SConscript
+++ b/src/sim/SConscript
@@ -54,6 +54,7 @@ Source('global_event.cc')
Source('init.cc', add_tags='python')
Source('init_signals.cc')
Source('main.cc', tags='main')
+Source('port.cc')
Source('root.cc')
Source('serialize.cc')
Source('drain.cc')
diff --git a/src/sim/port.cc b/src/sim/port.cc
new file mode 100644
index 000000000..551785ba4
--- /dev/null
+++ b/src/sim/port.cc
@@ -0,0 +1,53 @@
+/*
+ * Copyright (c) 2011-2012,2015,2017 ARM Limited
+ * All rights reserved
+ *
+ * The license below extends only to copyright in the software and shall
+ * not be construed as granting a license to any other intellectual
+ * property including but not limited to intellectual property relating
+ * to a hardware implementation of the functionality of the software
+ * licensed hereunder. You may use the software subject to the license
+ * terms below provided that you ensure that this notice is replicated
+ * unmodified and in its entirety in all distributions of the software,
+ * modified or unmodified, in source code or in binary form.
+ *
+ * Copyright (c) 2002-2005 The Regents of The University of Michigan
+ * All rights reserved.
+ *
+ * Redistribution and use in source and binary forms, with or without
+ * modification, are permitted provided that the following conditions are
+ * met: redistributions of source code must retain the above copyright
+ * notice, this list of conditions and the following disclaimer;
+ * redistributions in binary form must reproduce the above copyright
+ * notice, this list of conditions and the following disclaimer in the
+ * documentation and/or other materials provided with the distribution;
+ * neither the name of the copyright holders nor the names of its
+ * contributors may be used to endorse or promote products derived from
+ * this software without specific prior written permission.
+ *
+ * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
+ * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
+ * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
+ * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
+ * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
+ * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
+ * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
+ * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
+ * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
+ * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
+ * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
+ *
+ * Authors: Ron Dreslinski
+ * Andreas Hansson
+ * William Wang
+ */
+
+/**
+ * @file
+ * Port Object Declaration.
+ */
+
+#include "sim/port.hh"
+
+Port::Port(const std::string& _name, PortID _id) : portName(_name), id(_id) {}
+Port::~Port() {}
diff --git a/src/sim/port.hh b/src/sim/port.hh
new file mode 100644
index 000000000..368f46783
--- /dev/null
+++ b/src/sim/port.hh
@@ -0,0 +1,99 @@
+/*
+ * Copyright (c) 2011-2012,2015,2017 ARM Limited
+ * All rights reserved
+ *
+ * The license below extends only to copyright in the software and shall
+ * not be construed as granting a license to any other intellectual
+ * property including but not limited to intellectual property relating
+ * to a hardware implementation of the functionality of the software
+ * licensed hereunder. You may use the software subject to the license
+ * terms below provided that you ensure that this notice is replicated
+ * unmodified and in its entirety in all distributions of the software,
+ * modified or unmodified, in source code or in binary form.
+ *
+ * Copyright (c) 2002-2005 The Regents of The University of Michigan
+ * All rights reserved.
+ *
+ * Redistribution and use in source and binary forms, with or without
+ * modification, are permitted provided that the following conditions are
+ * met: redistributions of source code must retain the above copyright
+ * notice, this list of conditions and the following disclaimer;
+ * redistributions in binary form must reproduce the above copyright
+ * notice, this list of conditions and the following disclaimer in the
+ * documentation and/or other materials provided with the distribution;
+ * neither the name of the copyright holders nor the names of its
+ * contributors may be used to endorse or promote products derived from
+ * this software without specific prior written permission.
+ *
+ * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
+ * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
+ * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
+ * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
+ * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
+ * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
+ * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
+ * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
+ * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
+ * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
+ * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
+ *
+ * Authors: Ron Dreslinski
+ * Andreas Hansson
+ * William Wang
+ */
+
+/**
+ * @file
+ * Port Object Declaration.
+ */
+
+#ifndef __SIM_PORT_HH__
+#define __SIM_PORT_HH__
+
+#include <string>
+
+#include "base/types.hh"
+
+/**
+ * Ports are used to interface objects to each other.
+ */
+class Port
+{
+
+ private:
+
+ /** Descriptive name (for DPRINTF output) */
+ std::string portName;
+
+ protected:
+
+ /**
+ * A numeric identifier to distinguish ports in a vector, and set
+ * to InvalidPortID in case this port is not part of a vector.
+ */
+ const PortID id;
+
+ /**
+ * Abstract base class for ports
+ *
+ * @param _name Port name including the owners name
+ * @param _id A port identifier for vector ports
+ */
+ Port(const std::string& _name, PortID _id);
+
+ /**
+ * Virtual destructor due to inheritance.
+ */
+ virtual ~Port();
+
+ public:
+
+ /** Return port name (for DPRINTF). */
+ const std::string name() const { return portName; }
+
+ /** Get the port id. */
+ PortID getId() const { return id; }
+
+};
+
+#endif //__SIM_PORT_HH__