diff options
author | Curtis Dunham <Curtis.Dunham@arm.com> | 2017-01-31 17:11:24 +0000 |
---|---|---|
committer | Andreas Sandberg <andreas.sandberg@arm.com> | 2017-04-03 16:51:46 +0000 |
commit | 2f14baaabca315e078597e3441bf8cf3dc703264 (patch) | |
tree | 554addecd71cc0f11855f9ee13adb7b58055f1cc /util | |
parent | bbdd34d62863d2cc870568890dac0eb0f8be358c (diff) | |
download | gem5-2f14baaabca315e078597e3441bf8cf3dc703264.tar.xz |
arm, dev: refactor GIC Pl390 GICD_ITARGETSRn handling
The aforementioned registers (Interrupt Processor Targets Registers) are
banked per-CPU, but are read-only. This patch eliminates the per-CPU
storage of these values that are simply computed.
Change-Id: I52cafc2f58e87dd54239a71326c01f4923544689
Reviewed-by: Andreas Sandberg <andreas.sandberg@arm.com>
Reviewed-on: https://gem5-review.googlesource.com/2442
Maintainer: Andreas Sandberg <andreas.sandberg@arm.com>
Reviewed-by: Weiping Liao <weipingliao@google.com>
Diffstat (limited to 'util')
-rw-r--r-- | util/cpt_upgraders/arm-gicv2-banked-regs.py | 2 |
1 files changed, 0 insertions, 2 deletions
diff --git a/util/cpt_upgraders/arm-gicv2-banked-regs.py b/util/cpt_upgraders/arm-gicv2-banked-regs.py index 4cdb9e3f4..5c23383b0 100644 --- a/util/cpt_upgraders/arm-gicv2-banked-regs.py +++ b/util/cpt_upgraders/arm-gicv2-banked-regs.py @@ -52,7 +52,6 @@ def upgrader(cpt): b_intEnabled = intEnabled[0] b_pendingInt = pendingInt[0] b_activeInt = activeInt[0] - b_cpuTarget = cpuTarget[0:32] del intEnabled[0] del pendingInt[0] @@ -78,4 +77,3 @@ def upgrader(cpt): cpt.set(new_sec, 'pendingInt', b_pendingInt) cpt.set(new_sec, 'activeInt', b_activeInt) cpt.set(new_sec, 'intPriority',' '.join(intPriority)) - cpt.set(new_sec, 'cpuTarget', ' '.join(b_cpuTarget)) |